162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Actions Semi Owl S500 SoC clock driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2014 Actions Semi Inc. 662306a36Sopenharmony_ci * Author: David Liu <liuwei@actions-semi.com> 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Copyright (c) 2018 Linaro Ltd. 962306a36Sopenharmony_ci * Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org> 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * Copyright (c) 2018 LSI-TEC - Caninos Loucos 1262306a36Sopenharmony_ci * Author: Edgar Bernardi Righi <edgar.righi@lsitec.org.br> 1362306a36Sopenharmony_ci */ 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include <linux/clk-provider.h> 1662306a36Sopenharmony_ci#include <linux/platform_device.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include "owl-common.h" 1962306a36Sopenharmony_ci#include "owl-composite.h" 2062306a36Sopenharmony_ci#include "owl-divider.h" 2162306a36Sopenharmony_ci#include "owl-factor.h" 2262306a36Sopenharmony_ci#include "owl-fixed-factor.h" 2362306a36Sopenharmony_ci#include "owl-gate.h" 2462306a36Sopenharmony_ci#include "owl-mux.h" 2562306a36Sopenharmony_ci#include "owl-pll.h" 2662306a36Sopenharmony_ci#include "owl-reset.h" 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#include <dt-bindings/clock/actions,s500-cmu.h> 2962306a36Sopenharmony_ci#include <dt-bindings/reset/actions,s500-reset.h> 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci#define CMU_COREPLL (0x0000) 3262306a36Sopenharmony_ci#define CMU_DEVPLL (0x0004) 3362306a36Sopenharmony_ci#define CMU_DDRPLL (0x0008) 3462306a36Sopenharmony_ci#define CMU_NANDPLL (0x000C) 3562306a36Sopenharmony_ci#define CMU_DISPLAYPLL (0x0010) 3662306a36Sopenharmony_ci#define CMU_AUDIOPLL (0x0014) 3762306a36Sopenharmony_ci#define CMU_TVOUTPLL (0x0018) 3862306a36Sopenharmony_ci#define CMU_BUSCLK (0x001C) 3962306a36Sopenharmony_ci#define CMU_SENSORCLK (0x0020) 4062306a36Sopenharmony_ci#define CMU_LCDCLK (0x0024) 4162306a36Sopenharmony_ci#define CMU_DSICLK (0x0028) 4262306a36Sopenharmony_ci#define CMU_CSICLK (0x002C) 4362306a36Sopenharmony_ci#define CMU_DECLK (0x0030) 4462306a36Sopenharmony_ci#define CMU_BISPCLK (0x0034) 4562306a36Sopenharmony_ci#define CMU_BUSCLK1 (0x0038) 4662306a36Sopenharmony_ci#define CMU_VDECLK (0x0040) 4762306a36Sopenharmony_ci#define CMU_VCECLK (0x0044) 4862306a36Sopenharmony_ci#define CMU_NANDCCLK (0x004C) 4962306a36Sopenharmony_ci#define CMU_SD0CLK (0x0050) 5062306a36Sopenharmony_ci#define CMU_SD1CLK (0x0054) 5162306a36Sopenharmony_ci#define CMU_SD2CLK (0x0058) 5262306a36Sopenharmony_ci#define CMU_UART0CLK (0x005C) 5362306a36Sopenharmony_ci#define CMU_UART1CLK (0x0060) 5462306a36Sopenharmony_ci#define CMU_UART2CLK (0x0064) 5562306a36Sopenharmony_ci#define CMU_PWM4CLK (0x0068) 5662306a36Sopenharmony_ci#define CMU_PWM5CLK (0x006C) 5762306a36Sopenharmony_ci#define CMU_PWM0CLK (0x0070) 5862306a36Sopenharmony_ci#define CMU_PWM1CLK (0x0074) 5962306a36Sopenharmony_ci#define CMU_PWM2CLK (0x0078) 6062306a36Sopenharmony_ci#define CMU_PWM3CLK (0x007C) 6162306a36Sopenharmony_ci#define CMU_USBPLL (0x0080) 6262306a36Sopenharmony_ci#define CMU_ETHERNETPLL (0x0084) 6362306a36Sopenharmony_ci#define CMU_CVBSPLL (0x0088) 6462306a36Sopenharmony_ci#define CMU_LENSCLK (0x008C) 6562306a36Sopenharmony_ci#define CMU_GPU3DCLK (0x0090) 6662306a36Sopenharmony_ci#define CMU_CORECTL (0x009C) 6762306a36Sopenharmony_ci#define CMU_DEVCLKEN0 (0x00A0) 6862306a36Sopenharmony_ci#define CMU_DEVCLKEN1 (0x00A4) 6962306a36Sopenharmony_ci#define CMU_DEVRST0 (0x00A8) 7062306a36Sopenharmony_ci#define CMU_DEVRST1 (0x00AC) 7162306a36Sopenharmony_ci#define CMU_UART3CLK (0x00B0) 7262306a36Sopenharmony_ci#define CMU_UART4CLK (0x00B4) 7362306a36Sopenharmony_ci#define CMU_UART5CLK (0x00B8) 7462306a36Sopenharmony_ci#define CMU_UART6CLK (0x00BC) 7562306a36Sopenharmony_ci#define CMU_SSCLK (0x00C0) 7662306a36Sopenharmony_ci#define CMU_DIGITALDEBUG (0x00D0) 7762306a36Sopenharmony_ci#define CMU_ANALOGDEBUG (0x00D4) 7862306a36Sopenharmony_ci#define CMU_COREPLLDEBUG (0x00D8) 7962306a36Sopenharmony_ci#define CMU_DEVPLLDEBUG (0x00DC) 8062306a36Sopenharmony_ci#define CMU_DDRPLLDEBUG (0x00E0) 8162306a36Sopenharmony_ci#define CMU_NANDPLLDEBUG (0x00E4) 8262306a36Sopenharmony_ci#define CMU_DISPLAYPLLDEBUG (0x00E8) 8362306a36Sopenharmony_ci#define CMU_TVOUTPLLDEBUG (0x00EC) 8462306a36Sopenharmony_ci#define CMU_DEEPCOLORPLLDEBUG (0x00F4) 8562306a36Sopenharmony_ci#define CMU_AUDIOPLL_ETHPLLDEBUG (0x00F8) 8662306a36Sopenharmony_ci#define CMU_CVBSPLLDEBUG (0x00FC) 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci#define OWL_S500_COREPLL_DELAY (150) 8962306a36Sopenharmony_ci#define OWL_S500_DDRPLL_DELAY (63) 9062306a36Sopenharmony_ci#define OWL_S500_DEVPLL_DELAY (28) 9162306a36Sopenharmony_ci#define OWL_S500_NANDPLL_DELAY (44) 9262306a36Sopenharmony_ci#define OWL_S500_DISPLAYPLL_DELAY (57) 9362306a36Sopenharmony_ci#define OWL_S500_ETHERNETPLL_DELAY (25) 9462306a36Sopenharmony_ci#define OWL_S500_AUDIOPLL_DELAY (100) 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_cistatic const struct clk_pll_table clk_audio_pll_table[] = { 9762306a36Sopenharmony_ci { 0, 45158400 }, { 1, 49152000 }, 9862306a36Sopenharmony_ci { /* sentinel */ } 9962306a36Sopenharmony_ci}; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci/* pll clocks */ 10262306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT_DELAY(ethernet_pll_clk, "ethernet_pll_clk", CMU_ETHERNETPLL, 500000000, 0, 0, 0, 0, 0, OWL_S500_ETHERNETPLL_DELAY, NULL, CLK_IGNORE_UNUSED); 10362306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT_DELAY(core_pll_clk, "core_pll_clk", CMU_COREPLL, 12000000, 9, 0, 8, 4, 134, OWL_S500_COREPLL_DELAY, NULL, CLK_IGNORE_UNUSED); 10462306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT_DELAY(ddr_pll_clk, "ddr_pll_clk", CMU_DDRPLL, 12000000, 8, 0, 8, 1, 67, OWL_S500_DDRPLL_DELAY, NULL, CLK_IGNORE_UNUSED); 10562306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT_DELAY(nand_pll_clk, "nand_pll_clk", CMU_NANDPLL, 6000000, 8, 0, 7, 2, 86, OWL_S500_NANDPLL_DELAY, NULL, CLK_IGNORE_UNUSED); 10662306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT_DELAY(display_pll_clk, "display_pll_clk", CMU_DISPLAYPLL, 6000000, 8, 0, 8, 2, 126, OWL_S500_DISPLAYPLL_DELAY, NULL, CLK_IGNORE_UNUSED); 10762306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT_DELAY(dev_pll_clk, "dev_pll_clk", CMU_DEVPLL, 6000000, 8, 0, 7, 8, 126, OWL_S500_DEVPLL_DELAY, NULL, CLK_IGNORE_UNUSED); 10862306a36Sopenharmony_cistatic OWL_PLL_NO_PARENT_DELAY(audio_pll_clk, "audio_pll_clk", CMU_AUDIOPLL, 0, 4, 0, 1, 0, 0, OWL_S500_AUDIOPLL_DELAY, clk_audio_pll_table, CLK_IGNORE_UNUSED); 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic const char * const dev_clk_mux_p[] = { "hosc", "dev_pll_clk" }; 11162306a36Sopenharmony_cistatic const char * const bisp_clk_mux_p[] = { "display_pll_clk", "dev_clk" }; 11262306a36Sopenharmony_cistatic const char * const sensor_clk_mux_p[] = { "hosc", "bisp_clk" }; 11362306a36Sopenharmony_cistatic const char * const sd_clk_mux_p[] = { "dev_clk", "nand_pll_clk" }; 11462306a36Sopenharmony_cistatic const char * const pwm_clk_mux_p[] = { "losc", "hosc" }; 11562306a36Sopenharmony_cistatic const char * const ahbprediv_clk_mux_p[] = { "dev_clk", "display_pll_clk", "nand_pll_clk", "ddr_pll_clk" }; 11662306a36Sopenharmony_cistatic const char * const nic_clk_mux_p[] = { "dev_clk", "display_pll_clk", "nand_pll_clk", "ddr_pll_clk" }; 11762306a36Sopenharmony_cistatic const char * const uart_clk_mux_p[] = { "hosc", "dev_pll_clk" }; 11862306a36Sopenharmony_cistatic const char * const de_clk_mux_p[] = { "display_pll_clk", "dev_clk" }; 11962306a36Sopenharmony_cistatic const char * const i2s_clk_mux_p[] = { "audio_pll_clk" }; 12062306a36Sopenharmony_cistatic const char * const hde_clk_mux_p[] = { "dev_clk", "display_pll_clk", "nand_pll_clk", "ddr_pll_clk" }; 12162306a36Sopenharmony_cistatic const char * const nand_clk_mux_p[] = { "nand_pll_clk", "display_pll_clk", "dev_clk", "ddr_pll_clk" }; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_cistatic struct clk_factor_table sd_factor_table[] = { 12462306a36Sopenharmony_ci /* bit0 ~ 4 */ 12562306a36Sopenharmony_ci { 0, 1, 1 }, { 1, 1, 2 }, { 2, 1, 3 }, { 3, 1, 4 }, 12662306a36Sopenharmony_ci { 4, 1, 5 }, { 5, 1, 6 }, { 6, 1, 7 }, { 7, 1, 8 }, 12762306a36Sopenharmony_ci { 8, 1, 9 }, { 9, 1, 10 }, { 10, 1, 11 }, { 11, 1, 12 }, 12862306a36Sopenharmony_ci { 12, 1, 13 }, { 13, 1, 14 }, { 14, 1, 15 }, { 15, 1, 16 }, 12962306a36Sopenharmony_ci { 16, 1, 17 }, { 17, 1, 18 }, { 18, 1, 19 }, { 19, 1, 20 }, 13062306a36Sopenharmony_ci { 20, 1, 21 }, { 21, 1, 22 }, { 22, 1, 23 }, { 23, 1, 24 }, 13162306a36Sopenharmony_ci { 24, 1, 25 }, 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci /* bit8: /128 */ 13462306a36Sopenharmony_ci { 256, 1, 1 * 128 }, { 257, 1, 2 * 128 }, { 258, 1, 3 * 128 }, { 259, 1, 4 * 128 }, 13562306a36Sopenharmony_ci { 260, 1, 5 * 128 }, { 261, 1, 6 * 128 }, { 262, 1, 7 * 128 }, { 263, 1, 8 * 128 }, 13662306a36Sopenharmony_ci { 264, 1, 9 * 128 }, { 265, 1, 10 * 128 }, { 266, 1, 11 * 128 }, { 267, 1, 12 * 128 }, 13762306a36Sopenharmony_ci { 268, 1, 13 * 128 }, { 269, 1, 14 * 128 }, { 270, 1, 15 * 128 }, { 271, 1, 16 * 128 }, 13862306a36Sopenharmony_ci { 272, 1, 17 * 128 }, { 273, 1, 18 * 128 }, { 274, 1, 19 * 128 }, { 275, 1, 20 * 128 }, 13962306a36Sopenharmony_ci { 276, 1, 21 * 128 }, { 277, 1, 22 * 128 }, { 278, 1, 23 * 128 }, { 279, 1, 24 * 128 }, 14062306a36Sopenharmony_ci { 280, 1, 25 * 128 }, 14162306a36Sopenharmony_ci { /* sentinel */ } 14262306a36Sopenharmony_ci}; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_cistatic struct clk_factor_table de_factor_table[] = { 14562306a36Sopenharmony_ci { 0, 1, 1 }, { 1, 2, 3 }, { 2, 1, 2 }, { 3, 2, 5 }, 14662306a36Sopenharmony_ci { 4, 1, 3 }, { 5, 1, 4 }, { 6, 1, 6 }, { 7, 1, 8 }, 14762306a36Sopenharmony_ci { 8, 1, 12 }, 14862306a36Sopenharmony_ci { /* sentinel */ } 14962306a36Sopenharmony_ci}; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_cistatic struct clk_factor_table hde_factor_table[] = { 15262306a36Sopenharmony_ci { 0, 1, 1 }, { 1, 2, 3 }, { 2, 1, 2 }, { 3, 2, 5 }, 15362306a36Sopenharmony_ci { 4, 1, 3 }, { 5, 1, 4 }, { 6, 1, 6 }, { 7, 1, 8 }, 15462306a36Sopenharmony_ci { /* sentinel */ } 15562306a36Sopenharmony_ci}; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_cistatic struct clk_div_table rmii_ref_div_table[] = { 15862306a36Sopenharmony_ci { 0, 4 }, { 1, 10 }, 15962306a36Sopenharmony_ci { /* sentinel */ } 16062306a36Sopenharmony_ci}; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_cistatic struct clk_div_table std12rate_div_table[] = { 16362306a36Sopenharmony_ci { 0, 1 }, { 1, 2 }, { 2, 3 }, { 3, 4 }, 16462306a36Sopenharmony_ci { 4, 5 }, { 5, 6 }, { 6, 7 }, { 7, 8 }, 16562306a36Sopenharmony_ci { 8, 9 }, { 9, 10 }, { 10, 11 }, { 11, 12 }, 16662306a36Sopenharmony_ci { /* sentinel */ } 16762306a36Sopenharmony_ci}; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_cistatic struct clk_div_table i2s_div_table[] = { 17062306a36Sopenharmony_ci { 0, 1 }, { 1, 2 }, { 2, 3 }, { 3, 4 }, 17162306a36Sopenharmony_ci { 4, 6 }, { 5, 8 }, { 6, 12 }, { 7, 16 }, 17262306a36Sopenharmony_ci { 8, 24 }, 17362306a36Sopenharmony_ci { /* sentinel */ } 17462306a36Sopenharmony_ci}; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistatic struct clk_div_table nand_div_table[] = { 17762306a36Sopenharmony_ci { 0, 1 }, { 1, 2 }, { 2, 4 }, { 3, 6 }, 17862306a36Sopenharmony_ci { 4, 8 }, { 5, 10 }, { 6, 12 }, { 7, 14 }, 17962306a36Sopenharmony_ci { 8, 16 }, { 9, 18 }, { 10, 20 }, { 11, 22 }, 18062306a36Sopenharmony_ci { /* sentinel */ } 18162306a36Sopenharmony_ci}; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci/* mux clock */ 18462306a36Sopenharmony_cistatic OWL_MUX(dev_clk, "dev_clk", dev_clk_mux_p, CMU_DEVPLL, 12, 1, CLK_SET_RATE_PARENT); 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci/* gate clocks */ 18762306a36Sopenharmony_cistatic OWL_GATE(gpio_clk, "gpio_clk", "apb_clk", CMU_DEVCLKEN0, 18, 0, 0); 18862306a36Sopenharmony_cistatic OWL_GATE(dmac_clk, "dmac_clk", "h_clk", CMU_DEVCLKEN0, 1, 0, 0); 18962306a36Sopenharmony_cistatic OWL_GATE(spi0_clk, "spi0_clk", "ahb_clk", CMU_DEVCLKEN1, 10, 0, CLK_IGNORE_UNUSED); 19062306a36Sopenharmony_cistatic OWL_GATE(spi1_clk, "spi1_clk", "ahb_clk", CMU_DEVCLKEN1, 11, 0, CLK_IGNORE_UNUSED); 19162306a36Sopenharmony_cistatic OWL_GATE(spi2_clk, "spi2_clk", "ahb_clk", CMU_DEVCLKEN1, 12, 0, CLK_IGNORE_UNUSED); 19262306a36Sopenharmony_cistatic OWL_GATE(spi3_clk, "spi3_clk", "ahb_clk", CMU_DEVCLKEN1, 13, 0, CLK_IGNORE_UNUSED); 19362306a36Sopenharmony_cistatic OWL_GATE(timer_clk, "timer_clk", "hosc", CMU_DEVCLKEN1, 27, 0, 0); 19462306a36Sopenharmony_cistatic OWL_GATE(hdmi_clk, "hdmi_clk", "hosc", CMU_DEVCLKEN1, 3, 0, 0); 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci/* divider clocks */ 19762306a36Sopenharmony_cistatic OWL_DIVIDER(h_clk, "h_clk", "ahbprediv_clk", CMU_BUSCLK1, 2, 2, NULL, 0, 0); 19862306a36Sopenharmony_cistatic OWL_DIVIDER(apb_clk, "apb_clk", "nic_clk", CMU_BUSCLK1, 14, 2, NULL, 0, 0); 19962306a36Sopenharmony_cistatic OWL_DIVIDER(rmii_ref_clk, "rmii_ref_clk", "ethernet_pll_clk", CMU_ETHERNETPLL, 1, 1, rmii_ref_div_table, 0, 0); 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci/* factor clocks */ 20262306a36Sopenharmony_cistatic OWL_FACTOR(de1_clk, "de_clk1", "de_clk", CMU_DECLK, 0, 4, de_factor_table, 0, 0); 20362306a36Sopenharmony_cistatic OWL_FACTOR(de2_clk, "de_clk2", "de_clk", CMU_DECLK, 4, 4, de_factor_table, 0, 0); 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci/* composite clocks */ 20662306a36Sopenharmony_cistatic OWL_COMP_DIV(nic_clk, "nic_clk", nic_clk_mux_p, 20762306a36Sopenharmony_ci OWL_MUX_HW(CMU_BUSCLK1, 4, 3), 20862306a36Sopenharmony_ci { 0 }, 20962306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_BUSCLK1, 16, 2, 0, NULL), 21062306a36Sopenharmony_ci 0); 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_cistatic OWL_COMP_DIV(ahbprediv_clk, "ahbprediv_clk", ahbprediv_clk_mux_p, 21362306a36Sopenharmony_ci OWL_MUX_HW(CMU_BUSCLK1, 8, 3), 21462306a36Sopenharmony_ci { 0 }, 21562306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_BUSCLK1, 12, 2, 0, NULL), 21662306a36Sopenharmony_ci CLK_SET_RATE_PARENT); 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_cistatic OWL_COMP_FIXED_FACTOR(ahb_clk, "ahb_clk", "h_clk", 21962306a36Sopenharmony_ci { 0 }, 22062306a36Sopenharmony_ci 1, 1, 0); 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_cistatic OWL_COMP_FACTOR(vce_clk, "vce_clk", hde_clk_mux_p, 22362306a36Sopenharmony_ci OWL_MUX_HW(CMU_VCECLK, 4, 2), 22462306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 26, 0), 22562306a36Sopenharmony_ci OWL_FACTOR_HW(CMU_VCECLK, 0, 3, 0, hde_factor_table), 22662306a36Sopenharmony_ci 0); 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_cistatic OWL_COMP_FACTOR(vde_clk, "vde_clk", hde_clk_mux_p, 22962306a36Sopenharmony_ci OWL_MUX_HW(CMU_VDECLK, 4, 2), 23062306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 25, 0), 23162306a36Sopenharmony_ci OWL_FACTOR_HW(CMU_VDECLK, 0, 3, 0, hde_factor_table), 23262306a36Sopenharmony_ci 0); 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_cistatic OWL_COMP_DIV(bisp_clk, "bisp_clk", bisp_clk_mux_p, 23562306a36Sopenharmony_ci OWL_MUX_HW(CMU_BISPCLK, 4, 1), 23662306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 14, 0), 23762306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_BISPCLK, 0, 4, 0, std12rate_div_table), 23862306a36Sopenharmony_ci 0); 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic OWL_COMP_DIV(sensor0_clk, "sensor0_clk", sensor_clk_mux_p, 24162306a36Sopenharmony_ci OWL_MUX_HW(CMU_SENSORCLK, 4, 1), 24262306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 14, 0), 24362306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_SENSORCLK, 0, 4, 0, std12rate_div_table), 24462306a36Sopenharmony_ci 0); 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_cistatic OWL_COMP_DIV(sensor1_clk, "sensor1_clk", sensor_clk_mux_p, 24762306a36Sopenharmony_ci OWL_MUX_HW(CMU_SENSORCLK, 4, 1), 24862306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 14, 0), 24962306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_SENSORCLK, 8, 4, 0, std12rate_div_table), 25062306a36Sopenharmony_ci 0); 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_cistatic OWL_COMP_FACTOR(sd0_clk, "sd0_clk", sd_clk_mux_p, 25362306a36Sopenharmony_ci OWL_MUX_HW(CMU_SD0CLK, 9, 1), 25462306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 5, 0), 25562306a36Sopenharmony_ci OWL_FACTOR_HW(CMU_SD0CLK, 0, 9, 0, sd_factor_table), 25662306a36Sopenharmony_ci 0); 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_cistatic OWL_COMP_FACTOR(sd1_clk, "sd1_clk", sd_clk_mux_p, 25962306a36Sopenharmony_ci OWL_MUX_HW(CMU_SD1CLK, 9, 1), 26062306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 6, 0), 26162306a36Sopenharmony_ci OWL_FACTOR_HW(CMU_SD1CLK, 0, 9, 0, sd_factor_table), 26262306a36Sopenharmony_ci 0); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_cistatic OWL_COMP_FACTOR(sd2_clk, "sd2_clk", sd_clk_mux_p, 26562306a36Sopenharmony_ci OWL_MUX_HW(CMU_SD2CLK, 9, 1), 26662306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 7, 0), 26762306a36Sopenharmony_ci OWL_FACTOR_HW(CMU_SD2CLK, 0, 9, 0, sd_factor_table), 26862306a36Sopenharmony_ci 0); 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_cistatic OWL_COMP_DIV(pwm0_clk, "pwm0_clk", pwm_clk_mux_p, 27162306a36Sopenharmony_ci OWL_MUX_HW(CMU_PWM0CLK, 12, 1), 27262306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 23, 0), 27362306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_PWM0CLK, 0, 10, 0, NULL), 27462306a36Sopenharmony_ci 0); 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_cistatic OWL_COMP_DIV(pwm1_clk, "pwm1_clk", pwm_clk_mux_p, 27762306a36Sopenharmony_ci OWL_MUX_HW(CMU_PWM1CLK, 12, 1), 27862306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 24, 0), 27962306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_PWM1CLK, 0, 10, 0, NULL), 28062306a36Sopenharmony_ci 0); 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_cistatic OWL_COMP_DIV(pwm2_clk, "pwm2_clk", pwm_clk_mux_p, 28362306a36Sopenharmony_ci OWL_MUX_HW(CMU_PWM2CLK, 12, 1), 28462306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 25, 0), 28562306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_PWM2CLK, 0, 10, 0, NULL), 28662306a36Sopenharmony_ci 0); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_cistatic OWL_COMP_DIV(pwm3_clk, "pwm3_clk", pwm_clk_mux_p, 28962306a36Sopenharmony_ci OWL_MUX_HW(CMU_PWM3CLK, 12, 1), 29062306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 26, 0), 29162306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_PWM3CLK, 0, 10, 0, NULL), 29262306a36Sopenharmony_ci 0); 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_cistatic OWL_COMP_DIV(pwm4_clk, "pwm4_clk", pwm_clk_mux_p, 29562306a36Sopenharmony_ci OWL_MUX_HW(CMU_PWM4CLK, 12, 1), 29662306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 11, 0), 29762306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_PWM4CLK, 0, 10, 0, NULL), 29862306a36Sopenharmony_ci 0); 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_cistatic OWL_COMP_DIV(pwm5_clk, "pwm5_clk", pwm_clk_mux_p, 30162306a36Sopenharmony_ci OWL_MUX_HW(CMU_PWM5CLK, 12, 1), 30262306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 0, 0), 30362306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_PWM5CLK, 0, 10, 0, NULL), 30462306a36Sopenharmony_ci 0); 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_cistatic OWL_COMP_PASS(de_clk, "de_clk", de_clk_mux_p, 30762306a36Sopenharmony_ci OWL_MUX_HW(CMU_DECLK, 12, 1), 30862306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 8, 0), 30962306a36Sopenharmony_ci 0); 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_cistatic OWL_COMP_FIXED_FACTOR(i2c0_clk, "i2c0_clk", "ethernet_pll_clk", 31262306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 14, 0), 31362306a36Sopenharmony_ci 1, 5, 0); 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_cistatic OWL_COMP_FIXED_FACTOR(i2c1_clk, "i2c1_clk", "ethernet_pll_clk", 31662306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 15, 0), 31762306a36Sopenharmony_ci 1, 5, 0); 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_cistatic OWL_COMP_FIXED_FACTOR(i2c2_clk, "i2c2_clk", "ethernet_pll_clk", 32062306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 30, 0), 32162306a36Sopenharmony_ci 1, 5, 0); 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_cistatic OWL_COMP_FIXED_FACTOR(i2c3_clk, "i2c3_clk", "ethernet_pll_clk", 32462306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 31, 0), 32562306a36Sopenharmony_ci 1, 5, 0); 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_cistatic OWL_COMP_FIXED_FACTOR(ethernet_clk, "ethernet_clk", "ethernet_pll_clk", 32862306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 22, 0), 32962306a36Sopenharmony_ci 1, 20, 0); 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_cistatic OWL_COMP_DIV(uart0_clk, "uart0_clk", uart_clk_mux_p, 33262306a36Sopenharmony_ci OWL_MUX_HW(CMU_UART0CLK, 16, 1), 33362306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 6, 0), 33462306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_UART0CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), 33562306a36Sopenharmony_ci CLK_IGNORE_UNUSED); 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_cistatic OWL_COMP_DIV(uart1_clk, "uart1_clk", uart_clk_mux_p, 33862306a36Sopenharmony_ci OWL_MUX_HW(CMU_UART1CLK, 16, 1), 33962306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 7, 0), 34062306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_UART1CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), 34162306a36Sopenharmony_ci CLK_IGNORE_UNUSED); 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_cistatic OWL_COMP_DIV(uart2_clk, "uart2_clk", uart_clk_mux_p, 34462306a36Sopenharmony_ci OWL_MUX_HW(CMU_UART2CLK, 16, 1), 34562306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 8, 0), 34662306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_UART2CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), 34762306a36Sopenharmony_ci CLK_IGNORE_UNUSED); 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_cistatic OWL_COMP_DIV(uart3_clk, "uart3_clk", uart_clk_mux_p, 35062306a36Sopenharmony_ci OWL_MUX_HW(CMU_UART3CLK, 16, 1), 35162306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 19, 0), 35262306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_UART3CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), 35362306a36Sopenharmony_ci CLK_IGNORE_UNUSED); 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_cistatic OWL_COMP_DIV(uart4_clk, "uart4_clk", uart_clk_mux_p, 35662306a36Sopenharmony_ci OWL_MUX_HW(CMU_UART4CLK, 16, 1), 35762306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 20, 0), 35862306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_UART4CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), 35962306a36Sopenharmony_ci CLK_IGNORE_UNUSED); 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_cistatic OWL_COMP_DIV(uart5_clk, "uart5_clk", uart_clk_mux_p, 36262306a36Sopenharmony_ci OWL_MUX_HW(CMU_UART5CLK, 16, 1), 36362306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 21, 0), 36462306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_UART5CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), 36562306a36Sopenharmony_ci CLK_IGNORE_UNUSED); 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_cistatic OWL_COMP_DIV(uart6_clk, "uart6_clk", uart_clk_mux_p, 36862306a36Sopenharmony_ci OWL_MUX_HW(CMU_UART6CLK, 16, 1), 36962306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN1, 18, 0), 37062306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_UART6CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL), 37162306a36Sopenharmony_ci CLK_IGNORE_UNUSED); 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_cistatic OWL_COMP_DIV(i2srx_clk, "i2srx_clk", i2s_clk_mux_p, 37462306a36Sopenharmony_ci OWL_MUX_HW(CMU_AUDIOPLL, 24, 1), 37562306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 21, 0), 37662306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_AUDIOPLL, 20, 4, 0, i2s_div_table), 37762306a36Sopenharmony_ci 0); 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_cistatic OWL_COMP_DIV(i2stx_clk, "i2stx_clk", i2s_clk_mux_p, 38062306a36Sopenharmony_ci OWL_MUX_HW(CMU_AUDIOPLL, 24, 1), 38162306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 20, 0), 38262306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_AUDIOPLL, 16, 4, 0, i2s_div_table), 38362306a36Sopenharmony_ci 0); 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_cistatic OWL_COMP_DIV(hdmia_clk, "hdmia_clk", i2s_clk_mux_p, 38662306a36Sopenharmony_ci OWL_MUX_HW(CMU_AUDIOPLL, 24, 1), 38762306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 22, 0), 38862306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_AUDIOPLL, 24, 4, 0, i2s_div_table), 38962306a36Sopenharmony_ci 0); 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_cistatic OWL_COMP_DIV(spdif_clk, "spdif_clk", i2s_clk_mux_p, 39262306a36Sopenharmony_ci OWL_MUX_HW(CMU_AUDIOPLL, 24, 1), 39362306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 23, 0), 39462306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_AUDIOPLL, 28, 4, 0, i2s_div_table), 39562306a36Sopenharmony_ci 0); 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_cistatic OWL_COMP_DIV(nand_clk, "nand_clk", nand_clk_mux_p, 39862306a36Sopenharmony_ci OWL_MUX_HW(CMU_NANDCCLK, 8, 2), 39962306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 4, 0), 40062306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_NANDCCLK, 0, 3, 0, nand_div_table), 40162306a36Sopenharmony_ci CLK_SET_RATE_PARENT); 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_cistatic OWL_COMP_DIV(ecc_clk, "ecc_clk", nand_clk_mux_p, 40462306a36Sopenharmony_ci OWL_MUX_HW(CMU_NANDCCLK, 8, 2), 40562306a36Sopenharmony_ci OWL_GATE_HW(CMU_DEVCLKEN0, 4, 0), 40662306a36Sopenharmony_ci OWL_DIVIDER_HW(CMU_NANDCCLK, 4, 3, 0, nand_div_table), 40762306a36Sopenharmony_ci CLK_SET_RATE_PARENT); 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_cistatic struct owl_clk_common *s500_clks[] = { 41062306a36Sopenharmony_ci ðernet_pll_clk.common, 41162306a36Sopenharmony_ci &core_pll_clk.common, 41262306a36Sopenharmony_ci &ddr_pll_clk.common, 41362306a36Sopenharmony_ci &dev_pll_clk.common, 41462306a36Sopenharmony_ci &nand_pll_clk.common, 41562306a36Sopenharmony_ci &audio_pll_clk.common, 41662306a36Sopenharmony_ci &display_pll_clk.common, 41762306a36Sopenharmony_ci &dev_clk.common, 41862306a36Sopenharmony_ci &timer_clk.common, 41962306a36Sopenharmony_ci &i2c0_clk.common, 42062306a36Sopenharmony_ci &i2c1_clk.common, 42162306a36Sopenharmony_ci &i2c2_clk.common, 42262306a36Sopenharmony_ci &i2c3_clk.common, 42362306a36Sopenharmony_ci &uart0_clk.common, 42462306a36Sopenharmony_ci &uart1_clk.common, 42562306a36Sopenharmony_ci &uart2_clk.common, 42662306a36Sopenharmony_ci &uart3_clk.common, 42762306a36Sopenharmony_ci &uart4_clk.common, 42862306a36Sopenharmony_ci &uart5_clk.common, 42962306a36Sopenharmony_ci &uart6_clk.common, 43062306a36Sopenharmony_ci &pwm0_clk.common, 43162306a36Sopenharmony_ci &pwm1_clk.common, 43262306a36Sopenharmony_ci &pwm2_clk.common, 43362306a36Sopenharmony_ci &pwm3_clk.common, 43462306a36Sopenharmony_ci &pwm4_clk.common, 43562306a36Sopenharmony_ci &pwm5_clk.common, 43662306a36Sopenharmony_ci &sensor0_clk.common, 43762306a36Sopenharmony_ci &sensor1_clk.common, 43862306a36Sopenharmony_ci &sd0_clk.common, 43962306a36Sopenharmony_ci &sd1_clk.common, 44062306a36Sopenharmony_ci &sd2_clk.common, 44162306a36Sopenharmony_ci &bisp_clk.common, 44262306a36Sopenharmony_ci &ahb_clk.common, 44362306a36Sopenharmony_ci &ahbprediv_clk.common, 44462306a36Sopenharmony_ci &h_clk.common, 44562306a36Sopenharmony_ci &spi0_clk.common, 44662306a36Sopenharmony_ci &spi1_clk.common, 44762306a36Sopenharmony_ci &spi2_clk.common, 44862306a36Sopenharmony_ci &spi3_clk.common, 44962306a36Sopenharmony_ci &rmii_ref_clk.common, 45062306a36Sopenharmony_ci &de_clk.common, 45162306a36Sopenharmony_ci &de1_clk.common, 45262306a36Sopenharmony_ci &de2_clk.common, 45362306a36Sopenharmony_ci &i2srx_clk.common, 45462306a36Sopenharmony_ci &i2stx_clk.common, 45562306a36Sopenharmony_ci &hdmia_clk.common, 45662306a36Sopenharmony_ci &hdmi_clk.common, 45762306a36Sopenharmony_ci &vce_clk.common, 45862306a36Sopenharmony_ci &vde_clk.common, 45962306a36Sopenharmony_ci &spdif_clk.common, 46062306a36Sopenharmony_ci &nand_clk.common, 46162306a36Sopenharmony_ci &ecc_clk.common, 46262306a36Sopenharmony_ci &apb_clk.common, 46362306a36Sopenharmony_ci &dmac_clk.common, 46462306a36Sopenharmony_ci &gpio_clk.common, 46562306a36Sopenharmony_ci &nic_clk.common, 46662306a36Sopenharmony_ci ðernet_clk.common, 46762306a36Sopenharmony_ci}; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_cistatic struct clk_hw_onecell_data s500_hw_clks = { 47062306a36Sopenharmony_ci .hws = { 47162306a36Sopenharmony_ci [CLK_ETHERNET_PLL] = ðernet_pll_clk.common.hw, 47262306a36Sopenharmony_ci [CLK_CORE_PLL] = &core_pll_clk.common.hw, 47362306a36Sopenharmony_ci [CLK_DDR_PLL] = &ddr_pll_clk.common.hw, 47462306a36Sopenharmony_ci [CLK_NAND_PLL] = &nand_pll_clk.common.hw, 47562306a36Sopenharmony_ci [CLK_DISPLAY_PLL] = &display_pll_clk.common.hw, 47662306a36Sopenharmony_ci [CLK_DEV_PLL] = &dev_pll_clk.common.hw, 47762306a36Sopenharmony_ci [CLK_AUDIO_PLL] = &audio_pll_clk.common.hw, 47862306a36Sopenharmony_ci [CLK_TIMER] = &timer_clk.common.hw, 47962306a36Sopenharmony_ci [CLK_DEV] = &dev_clk.common.hw, 48062306a36Sopenharmony_ci [CLK_DE] = &de_clk.common.hw, 48162306a36Sopenharmony_ci [CLK_DE1] = &de1_clk.common.hw, 48262306a36Sopenharmony_ci [CLK_DE2] = &de2_clk.common.hw, 48362306a36Sopenharmony_ci [CLK_I2C0] = &i2c0_clk.common.hw, 48462306a36Sopenharmony_ci [CLK_I2C1] = &i2c1_clk.common.hw, 48562306a36Sopenharmony_ci [CLK_I2C2] = &i2c2_clk.common.hw, 48662306a36Sopenharmony_ci [CLK_I2C3] = &i2c3_clk.common.hw, 48762306a36Sopenharmony_ci [CLK_I2SRX] = &i2srx_clk.common.hw, 48862306a36Sopenharmony_ci [CLK_I2STX] = &i2stx_clk.common.hw, 48962306a36Sopenharmony_ci [CLK_UART0] = &uart0_clk.common.hw, 49062306a36Sopenharmony_ci [CLK_UART1] = &uart1_clk.common.hw, 49162306a36Sopenharmony_ci [CLK_UART2] = &uart2_clk.common.hw, 49262306a36Sopenharmony_ci [CLK_UART3] = &uart3_clk.common.hw, 49362306a36Sopenharmony_ci [CLK_UART4] = &uart4_clk.common.hw, 49462306a36Sopenharmony_ci [CLK_UART5] = &uart5_clk.common.hw, 49562306a36Sopenharmony_ci [CLK_UART6] = &uart6_clk.common.hw, 49662306a36Sopenharmony_ci [CLK_PWM0] = &pwm0_clk.common.hw, 49762306a36Sopenharmony_ci [CLK_PWM1] = &pwm1_clk.common.hw, 49862306a36Sopenharmony_ci [CLK_PWM2] = &pwm2_clk.common.hw, 49962306a36Sopenharmony_ci [CLK_PWM3] = &pwm3_clk.common.hw, 50062306a36Sopenharmony_ci [CLK_PWM4] = &pwm4_clk.common.hw, 50162306a36Sopenharmony_ci [CLK_PWM5] = &pwm5_clk.common.hw, 50262306a36Sopenharmony_ci [CLK_SENSOR0] = &sensor0_clk.common.hw, 50362306a36Sopenharmony_ci [CLK_SENSOR1] = &sensor1_clk.common.hw, 50462306a36Sopenharmony_ci [CLK_SD0] = &sd0_clk.common.hw, 50562306a36Sopenharmony_ci [CLK_SD1] = &sd1_clk.common.hw, 50662306a36Sopenharmony_ci [CLK_SD2] = &sd2_clk.common.hw, 50762306a36Sopenharmony_ci [CLK_BISP] = &bisp_clk.common.hw, 50862306a36Sopenharmony_ci [CLK_SPI0] = &spi0_clk.common.hw, 50962306a36Sopenharmony_ci [CLK_SPI1] = &spi1_clk.common.hw, 51062306a36Sopenharmony_ci [CLK_SPI2] = &spi2_clk.common.hw, 51162306a36Sopenharmony_ci [CLK_SPI3] = &spi3_clk.common.hw, 51262306a36Sopenharmony_ci [CLK_AHB] = &ahb_clk.common.hw, 51362306a36Sopenharmony_ci [CLK_H] = &h_clk.common.hw, 51462306a36Sopenharmony_ci [CLK_AHBPREDIV] = &ahbprediv_clk.common.hw, 51562306a36Sopenharmony_ci [CLK_RMII_REF] = &rmii_ref_clk.common.hw, 51662306a36Sopenharmony_ci [CLK_HDMI_AUDIO] = &hdmia_clk.common.hw, 51762306a36Sopenharmony_ci [CLK_HDMI] = &hdmi_clk.common.hw, 51862306a36Sopenharmony_ci [CLK_VDE] = &vde_clk.common.hw, 51962306a36Sopenharmony_ci [CLK_VCE] = &vce_clk.common.hw, 52062306a36Sopenharmony_ci [CLK_SPDIF] = &spdif_clk.common.hw, 52162306a36Sopenharmony_ci [CLK_NAND] = &nand_clk.common.hw, 52262306a36Sopenharmony_ci [CLK_ECC] = &ecc_clk.common.hw, 52362306a36Sopenharmony_ci [CLK_APB] = &apb_clk.common.hw, 52462306a36Sopenharmony_ci [CLK_DMAC] = &dmac_clk.common.hw, 52562306a36Sopenharmony_ci [CLK_GPIO] = &gpio_clk.common.hw, 52662306a36Sopenharmony_ci [CLK_NIC] = &nic_clk.common.hw, 52762306a36Sopenharmony_ci [CLK_ETHERNET] = ðernet_clk.common.hw, 52862306a36Sopenharmony_ci }, 52962306a36Sopenharmony_ci .num = CLK_NR_CLKS, 53062306a36Sopenharmony_ci}; 53162306a36Sopenharmony_ci 53262306a36Sopenharmony_cistatic const struct owl_reset_map s500_resets[] = { 53362306a36Sopenharmony_ci [RESET_DMAC] = { CMU_DEVRST0, BIT(0) }, 53462306a36Sopenharmony_ci [RESET_NORIF] = { CMU_DEVRST0, BIT(1) }, 53562306a36Sopenharmony_ci [RESET_DDR] = { CMU_DEVRST0, BIT(2) }, 53662306a36Sopenharmony_ci [RESET_NANDC] = { CMU_DEVRST0, BIT(3) }, 53762306a36Sopenharmony_ci [RESET_SD0] = { CMU_DEVRST0, BIT(4) }, 53862306a36Sopenharmony_ci [RESET_SD1] = { CMU_DEVRST0, BIT(5) }, 53962306a36Sopenharmony_ci [RESET_PCM1] = { CMU_DEVRST0, BIT(6) }, 54062306a36Sopenharmony_ci [RESET_DE] = { CMU_DEVRST0, BIT(7) }, 54162306a36Sopenharmony_ci [RESET_LCD] = { CMU_DEVRST0, BIT(8) }, 54262306a36Sopenharmony_ci [RESET_SD2] = { CMU_DEVRST0, BIT(9) }, 54362306a36Sopenharmony_ci [RESET_DSI] = { CMU_DEVRST0, BIT(10) }, 54462306a36Sopenharmony_ci [RESET_CSI] = { CMU_DEVRST0, BIT(11) }, 54562306a36Sopenharmony_ci [RESET_BISP] = { CMU_DEVRST0, BIT(12) }, 54662306a36Sopenharmony_ci [RESET_KEY] = { CMU_DEVRST0, BIT(14) }, 54762306a36Sopenharmony_ci [RESET_GPIO] = { CMU_DEVRST0, BIT(15) }, 54862306a36Sopenharmony_ci [RESET_AUDIO] = { CMU_DEVRST0, BIT(17) }, 54962306a36Sopenharmony_ci [RESET_PCM0] = { CMU_DEVRST0, BIT(18) }, 55062306a36Sopenharmony_ci [RESET_VDE] = { CMU_DEVRST0, BIT(19) }, 55162306a36Sopenharmony_ci [RESET_VCE] = { CMU_DEVRST0, BIT(20) }, 55262306a36Sopenharmony_ci [RESET_GPU3D] = { CMU_DEVRST0, BIT(22) }, 55362306a36Sopenharmony_ci [RESET_NIC301] = { CMU_DEVRST0, BIT(23) }, 55462306a36Sopenharmony_ci [RESET_LENS] = { CMU_DEVRST0, BIT(26) }, 55562306a36Sopenharmony_ci [RESET_PERIPHRESET] = { CMU_DEVRST0, BIT(27) }, 55662306a36Sopenharmony_ci [RESET_USB2_0] = { CMU_DEVRST1, BIT(0) }, 55762306a36Sopenharmony_ci [RESET_TVOUT] = { CMU_DEVRST1, BIT(1) }, 55862306a36Sopenharmony_ci [RESET_HDMI] = { CMU_DEVRST1, BIT(2) }, 55962306a36Sopenharmony_ci [RESET_HDCP2TX] = { CMU_DEVRST1, BIT(3) }, 56062306a36Sopenharmony_ci [RESET_UART6] = { CMU_DEVRST1, BIT(4) }, 56162306a36Sopenharmony_ci [RESET_UART0] = { CMU_DEVRST1, BIT(5) }, 56262306a36Sopenharmony_ci [RESET_UART1] = { CMU_DEVRST1, BIT(6) }, 56362306a36Sopenharmony_ci [RESET_UART2] = { CMU_DEVRST1, BIT(7) }, 56462306a36Sopenharmony_ci [RESET_SPI0] = { CMU_DEVRST1, BIT(8) }, 56562306a36Sopenharmony_ci [RESET_SPI1] = { CMU_DEVRST1, BIT(9) }, 56662306a36Sopenharmony_ci [RESET_SPI2] = { CMU_DEVRST1, BIT(10) }, 56762306a36Sopenharmony_ci [RESET_SPI3] = { CMU_DEVRST1, BIT(11) }, 56862306a36Sopenharmony_ci [RESET_I2C0] = { CMU_DEVRST1, BIT(12) }, 56962306a36Sopenharmony_ci [RESET_I2C1] = { CMU_DEVRST1, BIT(13) }, 57062306a36Sopenharmony_ci [RESET_USB3] = { CMU_DEVRST1, BIT(14) }, 57162306a36Sopenharmony_ci [RESET_UART3] = { CMU_DEVRST1, BIT(15) }, 57262306a36Sopenharmony_ci [RESET_UART4] = { CMU_DEVRST1, BIT(16) }, 57362306a36Sopenharmony_ci [RESET_UART5] = { CMU_DEVRST1, BIT(17) }, 57462306a36Sopenharmony_ci [RESET_I2C2] = { CMU_DEVRST1, BIT(18) }, 57562306a36Sopenharmony_ci [RESET_I2C3] = { CMU_DEVRST1, BIT(19) }, 57662306a36Sopenharmony_ci [RESET_ETHERNET] = { CMU_DEVRST1, BIT(20) }, 57762306a36Sopenharmony_ci [RESET_CHIPID] = { CMU_DEVRST1, BIT(21) }, 57862306a36Sopenharmony_ci [RESET_USB2_1] = { CMU_DEVRST1, BIT(22) }, 57962306a36Sopenharmony_ci [RESET_WD0RESET] = { CMU_DEVRST1, BIT(24) }, 58062306a36Sopenharmony_ci [RESET_WD1RESET] = { CMU_DEVRST1, BIT(25) }, 58162306a36Sopenharmony_ci [RESET_WD2RESET] = { CMU_DEVRST1, BIT(26) }, 58262306a36Sopenharmony_ci [RESET_WD3RESET] = { CMU_DEVRST1, BIT(27) }, 58362306a36Sopenharmony_ci [RESET_DBG0RESET] = { CMU_DEVRST1, BIT(28) }, 58462306a36Sopenharmony_ci [RESET_DBG1RESET] = { CMU_DEVRST1, BIT(29) }, 58562306a36Sopenharmony_ci [RESET_DBG2RESET] = { CMU_DEVRST1, BIT(30) }, 58662306a36Sopenharmony_ci [RESET_DBG3RESET] = { CMU_DEVRST1, BIT(31) }, 58762306a36Sopenharmony_ci}; 58862306a36Sopenharmony_ci 58962306a36Sopenharmony_cistatic struct owl_clk_desc s500_clk_desc = { 59062306a36Sopenharmony_ci .clks = s500_clks, 59162306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(s500_clks), 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_ci .hw_clks = &s500_hw_clks, 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci .resets = s500_resets, 59662306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(s500_resets), 59762306a36Sopenharmony_ci}; 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_cistatic int s500_clk_probe(struct platform_device *pdev) 60062306a36Sopenharmony_ci{ 60162306a36Sopenharmony_ci struct owl_clk_desc *desc; 60262306a36Sopenharmony_ci struct owl_reset *reset; 60362306a36Sopenharmony_ci int ret; 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci desc = &s500_clk_desc; 60662306a36Sopenharmony_ci owl_clk_regmap_init(pdev, desc); 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_ci reset = devm_kzalloc(&pdev->dev, sizeof(*reset), GFP_KERNEL); 60962306a36Sopenharmony_ci if (!reset) 61062306a36Sopenharmony_ci return -ENOMEM; 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci reset->rcdev.of_node = pdev->dev.of_node; 61362306a36Sopenharmony_ci reset->rcdev.ops = &owl_reset_ops; 61462306a36Sopenharmony_ci reset->rcdev.nr_resets = desc->num_resets; 61562306a36Sopenharmony_ci reset->reset_map = desc->resets; 61662306a36Sopenharmony_ci reset->regmap = desc->regmap; 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_ci ret = devm_reset_controller_register(&pdev->dev, &reset->rcdev); 61962306a36Sopenharmony_ci if (ret) 62062306a36Sopenharmony_ci dev_err(&pdev->dev, "Failed to register reset controller\n"); 62162306a36Sopenharmony_ci 62262306a36Sopenharmony_ci return owl_clk_probe(&pdev->dev, desc->hw_clks); 62362306a36Sopenharmony_ci} 62462306a36Sopenharmony_ci 62562306a36Sopenharmony_cistatic const struct of_device_id s500_clk_of_match[] = { 62662306a36Sopenharmony_ci { .compatible = "actions,s500-cmu", }, 62762306a36Sopenharmony_ci { /* sentinel */ } 62862306a36Sopenharmony_ci}; 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_cistatic struct platform_driver s500_clk_driver = { 63162306a36Sopenharmony_ci .probe = s500_clk_probe, 63262306a36Sopenharmony_ci .driver = { 63362306a36Sopenharmony_ci .name = "s500-cmu", 63462306a36Sopenharmony_ci .of_match_table = s500_clk_of_match, 63562306a36Sopenharmony_ci }, 63662306a36Sopenharmony_ci}; 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_cistatic int __init s500_clk_init(void) 63962306a36Sopenharmony_ci{ 64062306a36Sopenharmony_ci return platform_driver_register(&s500_clk_driver); 64162306a36Sopenharmony_ci} 64262306a36Sopenharmony_cicore_initcall(s500_clk_init); 643