162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * RNG driver for Exynos TRNGs 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Author: Łukasz Stelmach <l.stelmach@samsung.com> 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Copyright 2017 (c) Samsung Electronics Software, Inc. 862306a36Sopenharmony_ci * 962306a36Sopenharmony_ci * Based on the Exynos PRNG driver drivers/crypto/exynos-rng by 1062306a36Sopenharmony_ci * Krzysztof Kozłowski <krzk@kernel.org> 1162306a36Sopenharmony_ci */ 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include <linux/clk.h> 1462306a36Sopenharmony_ci#include <linux/crypto.h> 1562306a36Sopenharmony_ci#include <linux/delay.h> 1662306a36Sopenharmony_ci#include <linux/err.h> 1762306a36Sopenharmony_ci#include <linux/hw_random.h> 1862306a36Sopenharmony_ci#include <linux/io.h> 1962306a36Sopenharmony_ci#include <linux/iopoll.h> 2062306a36Sopenharmony_ci#include <linux/kernel.h> 2162306a36Sopenharmony_ci#include <linux/module.h> 2262306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 2362306a36Sopenharmony_ci#include <linux/platform_device.h> 2462306a36Sopenharmony_ci#include <linux/pm_runtime.h> 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define EXYNOS_TRNG_CLKDIV (0x0) 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define EXYNOS_TRNG_CTRL (0x20) 2962306a36Sopenharmony_ci#define EXYNOS_TRNG_CTRL_RNGEN BIT(31) 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci#define EXYNOS_TRNG_POST_CTRL (0x30) 3262306a36Sopenharmony_ci#define EXYNOS_TRNG_ONLINE_CTRL (0x40) 3362306a36Sopenharmony_ci#define EXYNOS_TRNG_ONLINE_STAT (0x44) 3462306a36Sopenharmony_ci#define EXYNOS_TRNG_ONLINE_MAXCHI2 (0x48) 3562306a36Sopenharmony_ci#define EXYNOS_TRNG_FIFO_CTRL (0x50) 3662306a36Sopenharmony_ci#define EXYNOS_TRNG_FIFO_0 (0x80) 3762306a36Sopenharmony_ci#define EXYNOS_TRNG_FIFO_1 (0x84) 3862306a36Sopenharmony_ci#define EXYNOS_TRNG_FIFO_2 (0x88) 3962306a36Sopenharmony_ci#define EXYNOS_TRNG_FIFO_3 (0x8c) 4062306a36Sopenharmony_ci#define EXYNOS_TRNG_FIFO_4 (0x90) 4162306a36Sopenharmony_ci#define EXYNOS_TRNG_FIFO_5 (0x94) 4262306a36Sopenharmony_ci#define EXYNOS_TRNG_FIFO_6 (0x98) 4362306a36Sopenharmony_ci#define EXYNOS_TRNG_FIFO_7 (0x9c) 4462306a36Sopenharmony_ci#define EXYNOS_TRNG_FIFO_LEN (8) 4562306a36Sopenharmony_ci#define EXYNOS_TRNG_CLOCK_RATE (500000) 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_cistruct exynos_trng_dev { 4962306a36Sopenharmony_ci struct device *dev; 5062306a36Sopenharmony_ci void __iomem *mem; 5162306a36Sopenharmony_ci struct clk *clk; 5262306a36Sopenharmony_ci struct hwrng rng; 5362306a36Sopenharmony_ci}; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic int exynos_trng_do_read(struct hwrng *rng, void *data, size_t max, 5662306a36Sopenharmony_ci bool wait) 5762306a36Sopenharmony_ci{ 5862306a36Sopenharmony_ci struct exynos_trng_dev *trng; 5962306a36Sopenharmony_ci int val; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci max = min_t(size_t, max, (EXYNOS_TRNG_FIFO_LEN * 4)); 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci trng = (struct exynos_trng_dev *)rng->priv; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci writel_relaxed(max * 8, trng->mem + EXYNOS_TRNG_FIFO_CTRL); 6662306a36Sopenharmony_ci val = readl_poll_timeout(trng->mem + EXYNOS_TRNG_FIFO_CTRL, val, 6762306a36Sopenharmony_ci val == 0, 200, 1000000); 6862306a36Sopenharmony_ci if (val < 0) 6962306a36Sopenharmony_ci return val; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci memcpy_fromio(data, trng->mem + EXYNOS_TRNG_FIFO_0, max); 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci return max; 7462306a36Sopenharmony_ci} 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_cistatic int exynos_trng_init(struct hwrng *rng) 7762306a36Sopenharmony_ci{ 7862306a36Sopenharmony_ci struct exynos_trng_dev *trng = (struct exynos_trng_dev *)rng->priv; 7962306a36Sopenharmony_ci unsigned long sss_rate; 8062306a36Sopenharmony_ci u32 val; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci sss_rate = clk_get_rate(trng->clk); 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci /* 8562306a36Sopenharmony_ci * For most TRNG circuits the clock frequency of under 500 kHz 8662306a36Sopenharmony_ci * is safe. 8762306a36Sopenharmony_ci */ 8862306a36Sopenharmony_ci val = sss_rate / (EXYNOS_TRNG_CLOCK_RATE * 2); 8962306a36Sopenharmony_ci if (val > 0x7fff) { 9062306a36Sopenharmony_ci dev_err(trng->dev, "clock divider too large: %d", val); 9162306a36Sopenharmony_ci return -ERANGE; 9262306a36Sopenharmony_ci } 9362306a36Sopenharmony_ci val = val << 1; 9462306a36Sopenharmony_ci writel_relaxed(val, trng->mem + EXYNOS_TRNG_CLKDIV); 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci /* Enable the generator. */ 9762306a36Sopenharmony_ci val = EXYNOS_TRNG_CTRL_RNGEN; 9862306a36Sopenharmony_ci writel_relaxed(val, trng->mem + EXYNOS_TRNG_CTRL); 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci /* 10162306a36Sopenharmony_ci * Disable post-processing. /dev/hwrng is supposed to deliver 10262306a36Sopenharmony_ci * unprocessed data. 10362306a36Sopenharmony_ci */ 10462306a36Sopenharmony_ci writel_relaxed(0, trng->mem + EXYNOS_TRNG_POST_CTRL); 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci return 0; 10762306a36Sopenharmony_ci} 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_cistatic int exynos_trng_probe(struct platform_device *pdev) 11062306a36Sopenharmony_ci{ 11162306a36Sopenharmony_ci struct exynos_trng_dev *trng; 11262306a36Sopenharmony_ci int ret = -ENOMEM; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci trng = devm_kzalloc(&pdev->dev, sizeof(*trng), GFP_KERNEL); 11562306a36Sopenharmony_ci if (!trng) 11662306a36Sopenharmony_ci return ret; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci trng->rng.name = devm_kstrdup(&pdev->dev, dev_name(&pdev->dev), 11962306a36Sopenharmony_ci GFP_KERNEL); 12062306a36Sopenharmony_ci if (!trng->rng.name) 12162306a36Sopenharmony_ci return ret; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci trng->rng.init = exynos_trng_init; 12462306a36Sopenharmony_ci trng->rng.read = exynos_trng_do_read; 12562306a36Sopenharmony_ci trng->rng.priv = (unsigned long) trng; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci platform_set_drvdata(pdev, trng); 12862306a36Sopenharmony_ci trng->dev = &pdev->dev; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci trng->mem = devm_platform_ioremap_resource(pdev, 0); 13162306a36Sopenharmony_ci if (IS_ERR(trng->mem)) 13262306a36Sopenharmony_ci return PTR_ERR(trng->mem); 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci pm_runtime_enable(&pdev->dev); 13562306a36Sopenharmony_ci ret = pm_runtime_resume_and_get(&pdev->dev); 13662306a36Sopenharmony_ci if (ret < 0) { 13762306a36Sopenharmony_ci dev_err(&pdev->dev, "Could not get runtime PM.\n"); 13862306a36Sopenharmony_ci goto err_pm_get; 13962306a36Sopenharmony_ci } 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci trng->clk = devm_clk_get(&pdev->dev, "secss"); 14262306a36Sopenharmony_ci if (IS_ERR(trng->clk)) { 14362306a36Sopenharmony_ci ret = PTR_ERR(trng->clk); 14462306a36Sopenharmony_ci dev_err(&pdev->dev, "Could not get clock.\n"); 14562306a36Sopenharmony_ci goto err_clock; 14662306a36Sopenharmony_ci } 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci ret = clk_prepare_enable(trng->clk); 14962306a36Sopenharmony_ci if (ret) { 15062306a36Sopenharmony_ci dev_err(&pdev->dev, "Could not enable the clk.\n"); 15162306a36Sopenharmony_ci goto err_clock; 15262306a36Sopenharmony_ci } 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci ret = devm_hwrng_register(&pdev->dev, &trng->rng); 15562306a36Sopenharmony_ci if (ret) { 15662306a36Sopenharmony_ci dev_err(&pdev->dev, "Could not register hwrng device.\n"); 15762306a36Sopenharmony_ci goto err_register; 15862306a36Sopenharmony_ci } 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci dev_info(&pdev->dev, "Exynos True Random Number Generator.\n"); 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci return 0; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_cierr_register: 16562306a36Sopenharmony_ci clk_disable_unprepare(trng->clk); 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_cierr_clock: 16862306a36Sopenharmony_ci pm_runtime_put_noidle(&pdev->dev); 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_cierr_pm_get: 17162306a36Sopenharmony_ci pm_runtime_disable(&pdev->dev); 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci return ret; 17462306a36Sopenharmony_ci} 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistatic int exynos_trng_remove(struct platform_device *pdev) 17762306a36Sopenharmony_ci{ 17862306a36Sopenharmony_ci struct exynos_trng_dev *trng = platform_get_drvdata(pdev); 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci clk_disable_unprepare(trng->clk); 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci pm_runtime_put_sync(&pdev->dev); 18362306a36Sopenharmony_ci pm_runtime_disable(&pdev->dev); 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci return 0; 18662306a36Sopenharmony_ci} 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cistatic int exynos_trng_suspend(struct device *dev) 18962306a36Sopenharmony_ci{ 19062306a36Sopenharmony_ci pm_runtime_put_sync(dev); 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci return 0; 19362306a36Sopenharmony_ci} 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_cistatic int exynos_trng_resume(struct device *dev) 19662306a36Sopenharmony_ci{ 19762306a36Sopenharmony_ci int ret; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci ret = pm_runtime_resume_and_get(dev); 20062306a36Sopenharmony_ci if (ret < 0) { 20162306a36Sopenharmony_ci dev_err(dev, "Could not get runtime PM.\n"); 20262306a36Sopenharmony_ci return ret; 20362306a36Sopenharmony_ci } 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci return 0; 20662306a36Sopenharmony_ci} 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_cistatic DEFINE_SIMPLE_DEV_PM_OPS(exynos_trng_pm_ops, exynos_trng_suspend, 20962306a36Sopenharmony_ci exynos_trng_resume); 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic const struct of_device_id exynos_trng_dt_match[] = { 21262306a36Sopenharmony_ci { 21362306a36Sopenharmony_ci .compatible = "samsung,exynos5250-trng", 21462306a36Sopenharmony_ci }, 21562306a36Sopenharmony_ci { }, 21662306a36Sopenharmony_ci}; 21762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, exynos_trng_dt_match); 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_cistatic struct platform_driver exynos_trng_driver = { 22062306a36Sopenharmony_ci .driver = { 22162306a36Sopenharmony_ci .name = "exynos-trng", 22262306a36Sopenharmony_ci .pm = pm_sleep_ptr(&exynos_trng_pm_ops), 22362306a36Sopenharmony_ci .of_match_table = exynos_trng_dt_match, 22462306a36Sopenharmony_ci }, 22562306a36Sopenharmony_ci .probe = exynos_trng_probe, 22662306a36Sopenharmony_ci .remove = exynos_trng_remove, 22762306a36Sopenharmony_ci}; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_cimodule_platform_driver(exynos_trng_driver); 23062306a36Sopenharmony_ciMODULE_AUTHOR("Łukasz Stelmach"); 23162306a36Sopenharmony_ciMODULE_DESCRIPTION("H/W TRNG driver for Exynos chips"); 23262306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 233