162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Nvidia AGPGART routines.
362306a36Sopenharmony_ci * Based upon a 2.4 agpgart diff by the folks from NVIDIA, and hacked up
462306a36Sopenharmony_ci * to work in 2.5 by Dave Jones.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/module.h>
862306a36Sopenharmony_ci#include <linux/pci.h>
962306a36Sopenharmony_ci#include <linux/init.h>
1062306a36Sopenharmony_ci#include <linux/agp_backend.h>
1162306a36Sopenharmony_ci#include <linux/page-flags.h>
1262306a36Sopenharmony_ci#include <linux/mm.h>
1362306a36Sopenharmony_ci#include <linux/jiffies.h>
1462306a36Sopenharmony_ci#include "agp.h"
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci/* NVIDIA registers */
1762306a36Sopenharmony_ci#define NVIDIA_0_APSIZE		0x80
1862306a36Sopenharmony_ci#define NVIDIA_1_WBC		0xf0
1962306a36Sopenharmony_ci#define NVIDIA_2_GARTCTRL	0xd0
2062306a36Sopenharmony_ci#define NVIDIA_2_APBASE		0xd8
2162306a36Sopenharmony_ci#define NVIDIA_2_APLIMIT	0xdc
2262306a36Sopenharmony_ci#define NVIDIA_2_ATTBASE(i)	(0xe0 + (i) * 4)
2362306a36Sopenharmony_ci#define NVIDIA_3_APBASE		0x50
2462306a36Sopenharmony_ci#define NVIDIA_3_APLIMIT	0x54
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cistatic struct _nvidia_private {
2862306a36Sopenharmony_ci	struct pci_dev *dev_1;
2962306a36Sopenharmony_ci	struct pci_dev *dev_2;
3062306a36Sopenharmony_ci	struct pci_dev *dev_3;
3162306a36Sopenharmony_ci	volatile u32 __iomem *aperture;
3262306a36Sopenharmony_ci	int num_active_entries;
3362306a36Sopenharmony_ci	off_t pg_offset;
3462306a36Sopenharmony_ci	u32 wbc_mask;
3562306a36Sopenharmony_ci} nvidia_private;
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic int nvidia_fetch_size(void)
3962306a36Sopenharmony_ci{
4062306a36Sopenharmony_ci	int i;
4162306a36Sopenharmony_ci	u8 size_value;
4262306a36Sopenharmony_ci	struct aper_size_info_8 *values;
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	pci_read_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE, &size_value);
4562306a36Sopenharmony_ci	size_value &= 0x0f;
4662306a36Sopenharmony_ci	values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
4962306a36Sopenharmony_ci		if (size_value == values[i].size_value) {
5062306a36Sopenharmony_ci			agp_bridge->previous_size =
5162306a36Sopenharmony_ci				agp_bridge->current_size = (void *) (values + i);
5262306a36Sopenharmony_ci			agp_bridge->aperture_size_idx = i;
5362306a36Sopenharmony_ci			return values[i].size;
5462306a36Sopenharmony_ci		}
5562306a36Sopenharmony_ci	}
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	return 0;
5862306a36Sopenharmony_ci}
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci#define SYSCFG          0xC0010010
6162306a36Sopenharmony_ci#define IORR_BASE0      0xC0010016
6262306a36Sopenharmony_ci#define IORR_MASK0      0xC0010017
6362306a36Sopenharmony_ci#define AMD_K7_NUM_IORR 2
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_cistatic int nvidia_init_iorr(u32 base, u32 size)
6662306a36Sopenharmony_ci{
6762306a36Sopenharmony_ci	u32 base_hi, base_lo;
6862306a36Sopenharmony_ci	u32 mask_hi, mask_lo;
6962306a36Sopenharmony_ci	u32 sys_hi, sys_lo;
7062306a36Sopenharmony_ci	u32 iorr_addr, free_iorr_addr;
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci	/* Find the iorr that is already used for the base */
7362306a36Sopenharmony_ci	/* If not found, determine the uppermost available iorr */
7462306a36Sopenharmony_ci	free_iorr_addr = AMD_K7_NUM_IORR;
7562306a36Sopenharmony_ci	for (iorr_addr = 0; iorr_addr < AMD_K7_NUM_IORR; iorr_addr++) {
7662306a36Sopenharmony_ci		rdmsr(IORR_BASE0 + 2 * iorr_addr, base_lo, base_hi);
7762306a36Sopenharmony_ci		rdmsr(IORR_MASK0 + 2 * iorr_addr, mask_lo, mask_hi);
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci		if ((base_lo & 0xfffff000) == (base & 0xfffff000))
8062306a36Sopenharmony_ci			break;
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci		if ((mask_lo & 0x00000800) == 0)
8362306a36Sopenharmony_ci			free_iorr_addr = iorr_addr;
8462306a36Sopenharmony_ci	}
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci	if (iorr_addr >= AMD_K7_NUM_IORR) {
8762306a36Sopenharmony_ci		iorr_addr = free_iorr_addr;
8862306a36Sopenharmony_ci		if (iorr_addr >= AMD_K7_NUM_IORR)
8962306a36Sopenharmony_ci			return -EINVAL;
9062306a36Sopenharmony_ci	}
9162306a36Sopenharmony_ci    base_hi = 0x0;
9262306a36Sopenharmony_ci    base_lo = (base & ~0xfff) | 0x18;
9362306a36Sopenharmony_ci    mask_hi = 0xf;
9462306a36Sopenharmony_ci    mask_lo = ((~(size - 1)) & 0xfffff000) | 0x800;
9562306a36Sopenharmony_ci    wrmsr(IORR_BASE0 + 2 * iorr_addr, base_lo, base_hi);
9662306a36Sopenharmony_ci    wrmsr(IORR_MASK0 + 2 * iorr_addr, mask_lo, mask_hi);
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci    rdmsr(SYSCFG, sys_lo, sys_hi);
9962306a36Sopenharmony_ci    sys_lo |= 0x00100000;
10062306a36Sopenharmony_ci    wrmsr(SYSCFG, sys_lo, sys_hi);
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	return 0;
10362306a36Sopenharmony_ci}
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic int nvidia_configure(void)
10662306a36Sopenharmony_ci{
10762306a36Sopenharmony_ci	int i, rc, num_dirs;
10862306a36Sopenharmony_ci	u32 apbase, aplimit;
10962306a36Sopenharmony_ci	phys_addr_t apbase_phys;
11062306a36Sopenharmony_ci	struct aper_size_info_8 *current_size;
11162306a36Sopenharmony_ci	u32 temp;
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	current_size = A_SIZE_8(agp_bridge->current_size);
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	/* aperture size */
11662306a36Sopenharmony_ci	pci_write_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE,
11762306a36Sopenharmony_ci		current_size->size_value);
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	/* address to map to */
12062306a36Sopenharmony_ci	apbase = pci_bus_address(agp_bridge->dev, AGP_APERTURE_BAR);
12162306a36Sopenharmony_ci	agp_bridge->gart_bus_addr = apbase;
12262306a36Sopenharmony_ci	aplimit = apbase + (current_size->size * 1024 * 1024) - 1;
12362306a36Sopenharmony_ci	pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_APBASE, apbase);
12462306a36Sopenharmony_ci	pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_APLIMIT, aplimit);
12562306a36Sopenharmony_ci	pci_write_config_dword(nvidia_private.dev_3, NVIDIA_3_APBASE, apbase);
12662306a36Sopenharmony_ci	pci_write_config_dword(nvidia_private.dev_3, NVIDIA_3_APLIMIT, aplimit);
12762306a36Sopenharmony_ci	if (0 != (rc = nvidia_init_iorr(apbase, current_size->size * 1024 * 1024)))
12862306a36Sopenharmony_ci		return rc;
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci	/* directory size is 64k */
13162306a36Sopenharmony_ci	num_dirs = current_size->size / 64;
13262306a36Sopenharmony_ci	nvidia_private.num_active_entries = current_size->num_entries;
13362306a36Sopenharmony_ci	nvidia_private.pg_offset = 0;
13462306a36Sopenharmony_ci	if (num_dirs == 0) {
13562306a36Sopenharmony_ci		num_dirs = 1;
13662306a36Sopenharmony_ci		nvidia_private.num_active_entries /= (64 / current_size->size);
13762306a36Sopenharmony_ci		nvidia_private.pg_offset = (apbase & (64 * 1024 * 1024 - 1) &
13862306a36Sopenharmony_ci			~(current_size->size * 1024 * 1024 - 1)) / PAGE_SIZE;
13962306a36Sopenharmony_ci	}
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	/* attbase */
14262306a36Sopenharmony_ci	for (i = 0; i < 8; i++) {
14362306a36Sopenharmony_ci		pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_ATTBASE(i),
14462306a36Sopenharmony_ci			(agp_bridge->gatt_bus_addr + (i % num_dirs) * 64 * 1024) | 1);
14562306a36Sopenharmony_ci	}
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	/* gtlb control */
14862306a36Sopenharmony_ci	pci_read_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, &temp);
14962306a36Sopenharmony_ci	pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, temp | 0x11);
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	/* gart control */
15262306a36Sopenharmony_ci	pci_read_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, &temp);
15362306a36Sopenharmony_ci	pci_write_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, temp | 0x100);
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	/* map aperture */
15662306a36Sopenharmony_ci	apbase_phys = pci_resource_start(agp_bridge->dev, AGP_APERTURE_BAR);
15762306a36Sopenharmony_ci	nvidia_private.aperture =
15862306a36Sopenharmony_ci		(volatile u32 __iomem *) ioremap(apbase_phys, 33 * PAGE_SIZE);
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	if (!nvidia_private.aperture)
16162306a36Sopenharmony_ci		return -ENOMEM;
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	return 0;
16462306a36Sopenharmony_ci}
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic void nvidia_cleanup(void)
16762306a36Sopenharmony_ci{
16862306a36Sopenharmony_ci	struct aper_size_info_8 *previous_size;
16962306a36Sopenharmony_ci	u32 temp;
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	/* gart control */
17262306a36Sopenharmony_ci	pci_read_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, &temp);
17362306a36Sopenharmony_ci	pci_write_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, temp & ~(0x100));
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	/* gtlb control */
17662306a36Sopenharmony_ci	pci_read_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, &temp);
17762306a36Sopenharmony_ci	pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, temp & ~(0x11));
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	/* unmap aperture */
18062306a36Sopenharmony_ci	iounmap((void __iomem *) nvidia_private.aperture);
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	/* restore previous aperture size */
18362306a36Sopenharmony_ci	previous_size = A_SIZE_8(agp_bridge->previous_size);
18462306a36Sopenharmony_ci	pci_write_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE,
18562306a36Sopenharmony_ci		previous_size->size_value);
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	/* restore iorr for previous aperture size */
18862306a36Sopenharmony_ci	nvidia_init_iorr(agp_bridge->gart_bus_addr,
18962306a36Sopenharmony_ci		previous_size->size * 1024 * 1024);
19062306a36Sopenharmony_ci}
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci/*
19462306a36Sopenharmony_ci * Note we can't use the generic routines, even though they are 99% the same.
19562306a36Sopenharmony_ci * Aperture sizes <64M still requires a full 64k GART directory, but
19662306a36Sopenharmony_ci * only use the portion of the TLB entries that correspond to the apertures
19762306a36Sopenharmony_ci * alignment inside the surrounding 64M block.
19862306a36Sopenharmony_ci */
19962306a36Sopenharmony_ciextern int agp_memory_reserved;
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_cistatic int nvidia_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
20262306a36Sopenharmony_ci{
20362306a36Sopenharmony_ci	int i, j;
20462306a36Sopenharmony_ci	int mask_type;
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	mask_type = agp_generic_type_to_mask_type(mem->bridge, type);
20762306a36Sopenharmony_ci	if (mask_type != 0 || type != mem->type)
20862306a36Sopenharmony_ci		return -EINVAL;
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	if (mem->page_count == 0)
21162306a36Sopenharmony_ci		return 0;
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci	if ((pg_start + mem->page_count) >
21462306a36Sopenharmony_ci		(nvidia_private.num_active_entries - agp_memory_reserved/PAGE_SIZE))
21562306a36Sopenharmony_ci		return -EINVAL;
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci	for (j = pg_start; j < (pg_start + mem->page_count); j++) {
21862306a36Sopenharmony_ci		if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+nvidia_private.pg_offset+j)))
21962306a36Sopenharmony_ci			return -EBUSY;
22062306a36Sopenharmony_ci	}
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	if (!mem->is_flushed) {
22362306a36Sopenharmony_ci		global_cache_flush();
22462306a36Sopenharmony_ci		mem->is_flushed = true;
22562306a36Sopenharmony_ci	}
22662306a36Sopenharmony_ci	for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
22762306a36Sopenharmony_ci		writel(agp_bridge->driver->mask_memory(agp_bridge,
22862306a36Sopenharmony_ci			       page_to_phys(mem->pages[i]), mask_type),
22962306a36Sopenharmony_ci			agp_bridge->gatt_table+nvidia_private.pg_offset+j);
23062306a36Sopenharmony_ci	}
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	/* PCI Posting. */
23362306a36Sopenharmony_ci	readl(agp_bridge->gatt_table+nvidia_private.pg_offset+j - 1);
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci	agp_bridge->driver->tlb_flush(mem);
23662306a36Sopenharmony_ci	return 0;
23762306a36Sopenharmony_ci}
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_cistatic int nvidia_remove_memory(struct agp_memory *mem, off_t pg_start, int type)
24162306a36Sopenharmony_ci{
24262306a36Sopenharmony_ci	int i;
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ci	int mask_type;
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	mask_type = agp_generic_type_to_mask_type(mem->bridge, type);
24762306a36Sopenharmony_ci	if (mask_type != 0 || type != mem->type)
24862306a36Sopenharmony_ci		return -EINVAL;
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	if (mem->page_count == 0)
25162306a36Sopenharmony_ci		return 0;
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	for (i = pg_start; i < (mem->page_count + pg_start); i++)
25462306a36Sopenharmony_ci		writel(agp_bridge->scratch_page, agp_bridge->gatt_table+nvidia_private.pg_offset+i);
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci	agp_bridge->driver->tlb_flush(mem);
25762306a36Sopenharmony_ci	return 0;
25862306a36Sopenharmony_ci}
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic void nvidia_tlbflush(struct agp_memory *mem)
26262306a36Sopenharmony_ci{
26362306a36Sopenharmony_ci	unsigned long end;
26462306a36Sopenharmony_ci	u32 wbc_reg;
26562306a36Sopenharmony_ci	u32 __maybe_unused temp;
26662306a36Sopenharmony_ci	int i;
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	/* flush chipset */
26962306a36Sopenharmony_ci	if (nvidia_private.wbc_mask) {
27062306a36Sopenharmony_ci		pci_read_config_dword(nvidia_private.dev_1, NVIDIA_1_WBC, &wbc_reg);
27162306a36Sopenharmony_ci		wbc_reg |= nvidia_private.wbc_mask;
27262306a36Sopenharmony_ci		pci_write_config_dword(nvidia_private.dev_1, NVIDIA_1_WBC, wbc_reg);
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci		end = jiffies + 3*HZ;
27562306a36Sopenharmony_ci		do {
27662306a36Sopenharmony_ci			pci_read_config_dword(nvidia_private.dev_1,
27762306a36Sopenharmony_ci					NVIDIA_1_WBC, &wbc_reg);
27862306a36Sopenharmony_ci			if (time_before_eq(end, jiffies)) {
27962306a36Sopenharmony_ci				printk(KERN_ERR PFX
28062306a36Sopenharmony_ci				    "TLB flush took more than 3 seconds.\n");
28162306a36Sopenharmony_ci			}
28262306a36Sopenharmony_ci		} while (wbc_reg & nvidia_private.wbc_mask);
28362306a36Sopenharmony_ci	}
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	/* flush TLB entries */
28662306a36Sopenharmony_ci	for (i = 0; i < 32 + 1; i++)
28762306a36Sopenharmony_ci		temp = readl(nvidia_private.aperture+(i * PAGE_SIZE / sizeof(u32)));
28862306a36Sopenharmony_ci	for (i = 0; i < 32 + 1; i++)
28962306a36Sopenharmony_ci		temp = readl(nvidia_private.aperture+(i * PAGE_SIZE / sizeof(u32)));
29062306a36Sopenharmony_ci}
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_cistatic const struct aper_size_info_8 nvidia_generic_sizes[5] =
29462306a36Sopenharmony_ci{
29562306a36Sopenharmony_ci	{512, 131072, 7, 0},
29662306a36Sopenharmony_ci	{256, 65536, 6, 8},
29762306a36Sopenharmony_ci	{128, 32768, 5, 12},
29862306a36Sopenharmony_ci	{64, 16384, 4, 14},
29962306a36Sopenharmony_ci	/* The 32M mode still requires a 64k gatt */
30062306a36Sopenharmony_ci	{32, 16384, 4, 15}
30162306a36Sopenharmony_ci};
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_cistatic const struct gatt_mask nvidia_generic_masks[] =
30562306a36Sopenharmony_ci{
30662306a36Sopenharmony_ci	{ .mask = 1, .type = 0}
30762306a36Sopenharmony_ci};
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_cistatic const struct agp_bridge_driver nvidia_driver = {
31162306a36Sopenharmony_ci	.owner			= THIS_MODULE,
31262306a36Sopenharmony_ci	.aperture_sizes		= nvidia_generic_sizes,
31362306a36Sopenharmony_ci	.size_type		= U8_APER_SIZE,
31462306a36Sopenharmony_ci	.num_aperture_sizes	= 5,
31562306a36Sopenharmony_ci	.needs_scratch_page	= true,
31662306a36Sopenharmony_ci	.configure		= nvidia_configure,
31762306a36Sopenharmony_ci	.fetch_size		= nvidia_fetch_size,
31862306a36Sopenharmony_ci	.cleanup		= nvidia_cleanup,
31962306a36Sopenharmony_ci	.tlb_flush		= nvidia_tlbflush,
32062306a36Sopenharmony_ci	.mask_memory		= agp_generic_mask_memory,
32162306a36Sopenharmony_ci	.masks			= nvidia_generic_masks,
32262306a36Sopenharmony_ci	.agp_enable		= agp_generic_enable,
32362306a36Sopenharmony_ci	.cache_flush		= global_cache_flush,
32462306a36Sopenharmony_ci	.create_gatt_table	= agp_generic_create_gatt_table,
32562306a36Sopenharmony_ci	.free_gatt_table	= agp_generic_free_gatt_table,
32662306a36Sopenharmony_ci	.insert_memory		= nvidia_insert_memory,
32762306a36Sopenharmony_ci	.remove_memory		= nvidia_remove_memory,
32862306a36Sopenharmony_ci	.alloc_by_type		= agp_generic_alloc_by_type,
32962306a36Sopenharmony_ci	.free_by_type		= agp_generic_free_by_type,
33062306a36Sopenharmony_ci	.agp_alloc_page		= agp_generic_alloc_page,
33162306a36Sopenharmony_ci	.agp_alloc_pages	= agp_generic_alloc_pages,
33262306a36Sopenharmony_ci	.agp_destroy_page	= agp_generic_destroy_page,
33362306a36Sopenharmony_ci	.agp_destroy_pages	= agp_generic_destroy_pages,
33462306a36Sopenharmony_ci	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
33562306a36Sopenharmony_ci};
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_cistatic int agp_nvidia_probe(struct pci_dev *pdev,
33862306a36Sopenharmony_ci			    const struct pci_device_id *ent)
33962306a36Sopenharmony_ci{
34062306a36Sopenharmony_ci	struct agp_bridge_data *bridge;
34162306a36Sopenharmony_ci	u8 cap_ptr;
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	nvidia_private.dev_1 =
34462306a36Sopenharmony_ci		pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
34562306a36Sopenharmony_ci					    (unsigned int)pdev->bus->number,
34662306a36Sopenharmony_ci					    PCI_DEVFN(0, 1));
34762306a36Sopenharmony_ci	nvidia_private.dev_2 =
34862306a36Sopenharmony_ci		pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
34962306a36Sopenharmony_ci					    (unsigned int)pdev->bus->number,
35062306a36Sopenharmony_ci					    PCI_DEVFN(0, 2));
35162306a36Sopenharmony_ci	nvidia_private.dev_3 =
35262306a36Sopenharmony_ci		pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
35362306a36Sopenharmony_ci					    (unsigned int)pdev->bus->number,
35462306a36Sopenharmony_ci					    PCI_DEVFN(30, 0));
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_ci	if (!nvidia_private.dev_1 || !nvidia_private.dev_2 || !nvidia_private.dev_3) {
35762306a36Sopenharmony_ci		printk(KERN_INFO PFX "Detected an NVIDIA nForce/nForce2 "
35862306a36Sopenharmony_ci			"chipset, but could not find the secondary devices.\n");
35962306a36Sopenharmony_ci		return -ENODEV;
36062306a36Sopenharmony_ci	}
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci	cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
36362306a36Sopenharmony_ci	if (!cap_ptr)
36462306a36Sopenharmony_ci		return -ENODEV;
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	switch (pdev->device) {
36762306a36Sopenharmony_ci	case PCI_DEVICE_ID_NVIDIA_NFORCE:
36862306a36Sopenharmony_ci		printk(KERN_INFO PFX "Detected NVIDIA nForce chipset\n");
36962306a36Sopenharmony_ci		nvidia_private.wbc_mask = 0x00010000;
37062306a36Sopenharmony_ci		break;
37162306a36Sopenharmony_ci	case PCI_DEVICE_ID_NVIDIA_NFORCE2:
37262306a36Sopenharmony_ci		printk(KERN_INFO PFX "Detected NVIDIA nForce2 chipset\n");
37362306a36Sopenharmony_ci		nvidia_private.wbc_mask = 0x80000000;
37462306a36Sopenharmony_ci		break;
37562306a36Sopenharmony_ci	default:
37662306a36Sopenharmony_ci		printk(KERN_ERR PFX "Unsupported NVIDIA chipset (device id: %04x)\n",
37762306a36Sopenharmony_ci			    pdev->device);
37862306a36Sopenharmony_ci		return -ENODEV;
37962306a36Sopenharmony_ci	}
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_ci	bridge = agp_alloc_bridge();
38262306a36Sopenharmony_ci	if (!bridge)
38362306a36Sopenharmony_ci		return -ENOMEM;
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_ci	bridge->driver = &nvidia_driver;
38662306a36Sopenharmony_ci	bridge->dev_private_data = &nvidia_private;
38762306a36Sopenharmony_ci	bridge->dev = pdev;
38862306a36Sopenharmony_ci	bridge->capndx = cap_ptr;
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci	/* Fill in the mode register */
39162306a36Sopenharmony_ci	pci_read_config_dword(pdev,
39262306a36Sopenharmony_ci			bridge->capndx+PCI_AGP_STATUS,
39362306a36Sopenharmony_ci			&bridge->mode);
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci	pci_set_drvdata(pdev, bridge);
39662306a36Sopenharmony_ci	return agp_add_bridge(bridge);
39762306a36Sopenharmony_ci}
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_cistatic void agp_nvidia_remove(struct pci_dev *pdev)
40062306a36Sopenharmony_ci{
40162306a36Sopenharmony_ci	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_ci	agp_remove_bridge(bridge);
40462306a36Sopenharmony_ci	agp_put_bridge(bridge);
40562306a36Sopenharmony_ci}
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_cistatic int agp_nvidia_resume(struct device *dev)
40862306a36Sopenharmony_ci{
40962306a36Sopenharmony_ci	/* reconfigure AGP hardware again */
41062306a36Sopenharmony_ci	nvidia_configure();
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ci	return 0;
41362306a36Sopenharmony_ci}
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_cistatic const struct pci_device_id agp_nvidia_pci_table[] = {
41662306a36Sopenharmony_ci	{
41762306a36Sopenharmony_ci	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
41862306a36Sopenharmony_ci	.class_mask	= ~0,
41962306a36Sopenharmony_ci	.vendor		= PCI_VENDOR_ID_NVIDIA,
42062306a36Sopenharmony_ci	.device		= PCI_DEVICE_ID_NVIDIA_NFORCE,
42162306a36Sopenharmony_ci	.subvendor	= PCI_ANY_ID,
42262306a36Sopenharmony_ci	.subdevice	= PCI_ANY_ID,
42362306a36Sopenharmony_ci	},
42462306a36Sopenharmony_ci	{
42562306a36Sopenharmony_ci	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
42662306a36Sopenharmony_ci	.class_mask	= ~0,
42762306a36Sopenharmony_ci	.vendor		= PCI_VENDOR_ID_NVIDIA,
42862306a36Sopenharmony_ci	.device		= PCI_DEVICE_ID_NVIDIA_NFORCE2,
42962306a36Sopenharmony_ci	.subvendor	= PCI_ANY_ID,
43062306a36Sopenharmony_ci	.subdevice	= PCI_ANY_ID,
43162306a36Sopenharmony_ci	},
43262306a36Sopenharmony_ci	{ }
43362306a36Sopenharmony_ci};
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(pci, agp_nvidia_pci_table);
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_cistatic DEFINE_SIMPLE_DEV_PM_OPS(agp_nvidia_pm_ops, NULL, agp_nvidia_resume);
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_cistatic struct pci_driver agp_nvidia_pci_driver = {
44062306a36Sopenharmony_ci	.name		= "agpgart-nvidia",
44162306a36Sopenharmony_ci	.id_table	= agp_nvidia_pci_table,
44262306a36Sopenharmony_ci	.probe		= agp_nvidia_probe,
44362306a36Sopenharmony_ci	.remove		= agp_nvidia_remove,
44462306a36Sopenharmony_ci	.driver.pm	= &agp_nvidia_pm_ops,
44562306a36Sopenharmony_ci};
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_cistatic int __init agp_nvidia_init(void)
44862306a36Sopenharmony_ci{
44962306a36Sopenharmony_ci	if (agp_off)
45062306a36Sopenharmony_ci		return -EINVAL;
45162306a36Sopenharmony_ci	return pci_register_driver(&agp_nvidia_pci_driver);
45262306a36Sopenharmony_ci}
45362306a36Sopenharmony_ci
45462306a36Sopenharmony_cistatic void __exit agp_nvidia_cleanup(void)
45562306a36Sopenharmony_ci{
45662306a36Sopenharmony_ci	pci_unregister_driver(&agp_nvidia_pci_driver);
45762306a36Sopenharmony_ci	pci_dev_put(nvidia_private.dev_1);
45862306a36Sopenharmony_ci	pci_dev_put(nvidia_private.dev_2);
45962306a36Sopenharmony_ci	pci_dev_put(nvidia_private.dev_3);
46062306a36Sopenharmony_ci}
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_cimodule_init(agp_nvidia_init);
46362306a36Sopenharmony_cimodule_exit(agp_nvidia_cleanup);
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_ciMODULE_LICENSE("GPL and additional rights");
46662306a36Sopenharmony_ciMODULE_AUTHOR("NVIDIA Corporation");
46762306a36Sopenharmony_ci
468