162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Driver for NVIDIA Generic Memory Interface
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2016 Host Mobility AB. All rights reserved.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/clk.h>
962306a36Sopenharmony_ci#include <linux/delay.h>
1062306a36Sopenharmony_ci#include <linux/io.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/of_platform.h>
1462306a36Sopenharmony_ci#include <linux/platform_device.h>
1562306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1662306a36Sopenharmony_ci#include <linux/reset.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include <soc/tegra/common.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#define TEGRA_GMI_CONFIG		0x00
2162306a36Sopenharmony_ci#define TEGRA_GMI_CONFIG_GO		BIT(31)
2262306a36Sopenharmony_ci#define TEGRA_GMI_BUS_WIDTH_32BIT	BIT(30)
2362306a36Sopenharmony_ci#define TEGRA_GMI_MUX_MODE		BIT(28)
2462306a36Sopenharmony_ci#define TEGRA_GMI_RDY_BEFORE_DATA	BIT(24)
2562306a36Sopenharmony_ci#define TEGRA_GMI_RDY_ACTIVE_HIGH	BIT(23)
2662306a36Sopenharmony_ci#define TEGRA_GMI_ADV_ACTIVE_HIGH	BIT(22)
2762306a36Sopenharmony_ci#define TEGRA_GMI_OE_ACTIVE_HIGH	BIT(21)
2862306a36Sopenharmony_ci#define TEGRA_GMI_CS_ACTIVE_HIGH	BIT(20)
2962306a36Sopenharmony_ci#define TEGRA_GMI_CS_SELECT(x)		((x & 0x7) << 4)
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci#define TEGRA_GMI_TIMING0		0x10
3262306a36Sopenharmony_ci#define TEGRA_GMI_MUXED_WIDTH(x)	((x & 0xf) << 12)
3362306a36Sopenharmony_ci#define TEGRA_GMI_HOLD_WIDTH(x)		((x & 0xf) << 8)
3462306a36Sopenharmony_ci#define TEGRA_GMI_ADV_WIDTH(x)		((x & 0xf) << 4)
3562306a36Sopenharmony_ci#define TEGRA_GMI_CE_WIDTH(x)		(x & 0xf)
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci#define TEGRA_GMI_TIMING1		0x14
3862306a36Sopenharmony_ci#define TEGRA_GMI_WE_WIDTH(x)		((x & 0xff) << 16)
3962306a36Sopenharmony_ci#define TEGRA_GMI_OE_WIDTH(x)		((x & 0xff) << 8)
4062306a36Sopenharmony_ci#define TEGRA_GMI_WAIT_WIDTH(x)		(x & 0xff)
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci#define TEGRA_GMI_MAX_CHIP_SELECT	8
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_cistruct tegra_gmi {
4562306a36Sopenharmony_ci	struct device *dev;
4662306a36Sopenharmony_ci	void __iomem *base;
4762306a36Sopenharmony_ci	struct clk *clk;
4862306a36Sopenharmony_ci	struct reset_control *rst;
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci	u32 snor_config;
5162306a36Sopenharmony_ci	u32 snor_timing0;
5262306a36Sopenharmony_ci	u32 snor_timing1;
5362306a36Sopenharmony_ci};
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_cistatic int tegra_gmi_enable(struct tegra_gmi *gmi)
5662306a36Sopenharmony_ci{
5762306a36Sopenharmony_ci	int err;
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci	pm_runtime_enable(gmi->dev);
6062306a36Sopenharmony_ci	err = pm_runtime_resume_and_get(gmi->dev);
6162306a36Sopenharmony_ci	if (err) {
6262306a36Sopenharmony_ci		pm_runtime_disable(gmi->dev);
6362306a36Sopenharmony_ci		return err;
6462306a36Sopenharmony_ci	}
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	reset_control_assert(gmi->rst);
6762306a36Sopenharmony_ci	usleep_range(2000, 4000);
6862306a36Sopenharmony_ci	reset_control_deassert(gmi->rst);
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci	writel(gmi->snor_timing0, gmi->base + TEGRA_GMI_TIMING0);
7162306a36Sopenharmony_ci	writel(gmi->snor_timing1, gmi->base + TEGRA_GMI_TIMING1);
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci	gmi->snor_config |= TEGRA_GMI_CONFIG_GO;
7462306a36Sopenharmony_ci	writel(gmi->snor_config, gmi->base + TEGRA_GMI_CONFIG);
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci	return 0;
7762306a36Sopenharmony_ci}
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_cistatic void tegra_gmi_disable(struct tegra_gmi *gmi)
8062306a36Sopenharmony_ci{
8162306a36Sopenharmony_ci	u32 config;
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	/* stop GMI operation */
8462306a36Sopenharmony_ci	config = readl(gmi->base + TEGRA_GMI_CONFIG);
8562306a36Sopenharmony_ci	config &= ~TEGRA_GMI_CONFIG_GO;
8662306a36Sopenharmony_ci	writel(config, gmi->base + TEGRA_GMI_CONFIG);
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci	reset_control_assert(gmi->rst);
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	pm_runtime_put_sync_suspend(gmi->dev);
9162306a36Sopenharmony_ci	pm_runtime_force_suspend(gmi->dev);
9262306a36Sopenharmony_ci}
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistatic int tegra_gmi_parse_dt(struct tegra_gmi *gmi)
9562306a36Sopenharmony_ci{
9662306a36Sopenharmony_ci	struct device_node *child;
9762306a36Sopenharmony_ci	u32 property, ranges[4];
9862306a36Sopenharmony_ci	int err;
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	child = of_get_next_available_child(gmi->dev->of_node, NULL);
10162306a36Sopenharmony_ci	if (!child) {
10262306a36Sopenharmony_ci		dev_err(gmi->dev, "no child nodes found\n");
10362306a36Sopenharmony_ci		return -ENODEV;
10462306a36Sopenharmony_ci	}
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci	/*
10762306a36Sopenharmony_ci	 * We currently only support one child device due to lack of
10862306a36Sopenharmony_ci	 * chip-select address decoding. Which means that we only have one
10962306a36Sopenharmony_ci	 * chip-select line from the GMI controller.
11062306a36Sopenharmony_ci	 */
11162306a36Sopenharmony_ci	if (of_get_child_count(gmi->dev->of_node) > 1)
11262306a36Sopenharmony_ci		dev_warn(gmi->dev, "only one child device is supported.");
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci	if (of_property_read_bool(child, "nvidia,snor-data-width-32bit"))
11562306a36Sopenharmony_ci		gmi->snor_config |= TEGRA_GMI_BUS_WIDTH_32BIT;
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	if (of_property_read_bool(child, "nvidia,snor-mux-mode"))
11862306a36Sopenharmony_ci		gmi->snor_config |= TEGRA_GMI_MUX_MODE;
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	if (of_property_read_bool(child, "nvidia,snor-rdy-active-before-data"))
12162306a36Sopenharmony_ci		gmi->snor_config |= TEGRA_GMI_RDY_BEFORE_DATA;
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	if (of_property_read_bool(child, "nvidia,snor-rdy-active-high"))
12462306a36Sopenharmony_ci		gmi->snor_config |= TEGRA_GMI_RDY_ACTIVE_HIGH;
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	if (of_property_read_bool(child, "nvidia,snor-adv-active-high"))
12762306a36Sopenharmony_ci		gmi->snor_config |= TEGRA_GMI_ADV_ACTIVE_HIGH;
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	if (of_property_read_bool(child, "nvidia,snor-oe-active-high"))
13062306a36Sopenharmony_ci		gmi->snor_config |= TEGRA_GMI_OE_ACTIVE_HIGH;
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	if (of_property_read_bool(child, "nvidia,snor-cs-active-high"))
13362306a36Sopenharmony_ci		gmi->snor_config |= TEGRA_GMI_CS_ACTIVE_HIGH;
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	/* Decode the CS# */
13662306a36Sopenharmony_ci	err = of_property_read_u32_array(child, "ranges", ranges, 4);
13762306a36Sopenharmony_ci	if (err < 0) {
13862306a36Sopenharmony_ci		/* Invalid binding */
13962306a36Sopenharmony_ci		if (err == -EOVERFLOW) {
14062306a36Sopenharmony_ci			dev_err(gmi->dev,
14162306a36Sopenharmony_ci				"failed to decode CS: invalid ranges length\n");
14262306a36Sopenharmony_ci			goto error_cs;
14362306a36Sopenharmony_ci		}
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci		/*
14662306a36Sopenharmony_ci		 * If we reach here it means that the child node has an empty
14762306a36Sopenharmony_ci		 * ranges or it does not exist at all. Attempt to decode the
14862306a36Sopenharmony_ci		 * CS# from the reg property instead.
14962306a36Sopenharmony_ci		 */
15062306a36Sopenharmony_ci		err = of_property_read_u32(child, "reg", &property);
15162306a36Sopenharmony_ci		if (err < 0) {
15262306a36Sopenharmony_ci			dev_err(gmi->dev,
15362306a36Sopenharmony_ci				"failed to decode CS: no reg property found\n");
15462306a36Sopenharmony_ci			goto error_cs;
15562306a36Sopenharmony_ci		}
15662306a36Sopenharmony_ci	} else {
15762306a36Sopenharmony_ci		property = ranges[1];
15862306a36Sopenharmony_ci	}
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	/* Valid chip selects are CS0-CS7 */
16162306a36Sopenharmony_ci	if (property >= TEGRA_GMI_MAX_CHIP_SELECT) {
16262306a36Sopenharmony_ci		dev_err(gmi->dev, "invalid chip select: %d", property);
16362306a36Sopenharmony_ci		err = -EINVAL;
16462306a36Sopenharmony_ci		goto error_cs;
16562306a36Sopenharmony_ci	}
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	gmi->snor_config |= TEGRA_GMI_CS_SELECT(property);
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	/* The default values that are provided below are reset values */
17062306a36Sopenharmony_ci	if (!of_property_read_u32(child, "nvidia,snor-muxed-width", &property))
17162306a36Sopenharmony_ci		gmi->snor_timing0 |= TEGRA_GMI_MUXED_WIDTH(property);
17262306a36Sopenharmony_ci	else
17362306a36Sopenharmony_ci		gmi->snor_timing0 |= TEGRA_GMI_MUXED_WIDTH(1);
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	if (!of_property_read_u32(child, "nvidia,snor-hold-width", &property))
17662306a36Sopenharmony_ci		gmi->snor_timing0 |= TEGRA_GMI_HOLD_WIDTH(property);
17762306a36Sopenharmony_ci	else
17862306a36Sopenharmony_ci		gmi->snor_timing0 |= TEGRA_GMI_HOLD_WIDTH(1);
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	if (!of_property_read_u32(child, "nvidia,snor-adv-width", &property))
18162306a36Sopenharmony_ci		gmi->snor_timing0 |= TEGRA_GMI_ADV_WIDTH(property);
18262306a36Sopenharmony_ci	else
18362306a36Sopenharmony_ci		gmi->snor_timing0 |= TEGRA_GMI_ADV_WIDTH(1);
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	if (!of_property_read_u32(child, "nvidia,snor-ce-width", &property))
18662306a36Sopenharmony_ci		gmi->snor_timing0 |= TEGRA_GMI_CE_WIDTH(property);
18762306a36Sopenharmony_ci	else
18862306a36Sopenharmony_ci		gmi->snor_timing0 |= TEGRA_GMI_CE_WIDTH(4);
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	if (!of_property_read_u32(child, "nvidia,snor-we-width", &property))
19162306a36Sopenharmony_ci		gmi->snor_timing1 |= TEGRA_GMI_WE_WIDTH(property);
19262306a36Sopenharmony_ci	else
19362306a36Sopenharmony_ci		gmi->snor_timing1 |= TEGRA_GMI_WE_WIDTH(1);
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	if (!of_property_read_u32(child, "nvidia,snor-oe-width", &property))
19662306a36Sopenharmony_ci		gmi->snor_timing1 |= TEGRA_GMI_OE_WIDTH(property);
19762306a36Sopenharmony_ci	else
19862306a36Sopenharmony_ci		gmi->snor_timing1 |= TEGRA_GMI_OE_WIDTH(1);
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	if (!of_property_read_u32(child, "nvidia,snor-wait-width", &property))
20162306a36Sopenharmony_ci		gmi->snor_timing1 |= TEGRA_GMI_WAIT_WIDTH(property);
20262306a36Sopenharmony_ci	else
20362306a36Sopenharmony_ci		gmi->snor_timing1 |= TEGRA_GMI_WAIT_WIDTH(3);
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cierror_cs:
20662306a36Sopenharmony_ci	of_node_put(child);
20762306a36Sopenharmony_ci	return err;
20862306a36Sopenharmony_ci}
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_cistatic int tegra_gmi_probe(struct platform_device *pdev)
21162306a36Sopenharmony_ci{
21262306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
21362306a36Sopenharmony_ci	struct tegra_gmi *gmi;
21462306a36Sopenharmony_ci	int err;
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	gmi = devm_kzalloc(dev, sizeof(*gmi), GFP_KERNEL);
21762306a36Sopenharmony_ci	if (!gmi)
21862306a36Sopenharmony_ci		return -ENOMEM;
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci	platform_set_drvdata(pdev, gmi);
22162306a36Sopenharmony_ci	gmi->dev = dev;
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ci	gmi->base = devm_platform_ioremap_resource(pdev, 0);
22462306a36Sopenharmony_ci	if (IS_ERR(gmi->base))
22562306a36Sopenharmony_ci		return PTR_ERR(gmi->base);
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	gmi->clk = devm_clk_get(dev, "gmi");
22862306a36Sopenharmony_ci	if (IS_ERR(gmi->clk)) {
22962306a36Sopenharmony_ci		dev_err(dev, "can not get clock\n");
23062306a36Sopenharmony_ci		return PTR_ERR(gmi->clk);
23162306a36Sopenharmony_ci	}
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci	gmi->rst = devm_reset_control_get(dev, "gmi");
23462306a36Sopenharmony_ci	if (IS_ERR(gmi->rst)) {
23562306a36Sopenharmony_ci		dev_err(dev, "can not get reset\n");
23662306a36Sopenharmony_ci		return PTR_ERR(gmi->rst);
23762306a36Sopenharmony_ci	}
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci	err = devm_tegra_core_dev_init_opp_table_common(&pdev->dev);
24062306a36Sopenharmony_ci	if (err)
24162306a36Sopenharmony_ci		return err;
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_ci	err = tegra_gmi_parse_dt(gmi);
24462306a36Sopenharmony_ci	if (err)
24562306a36Sopenharmony_ci		return err;
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	err = tegra_gmi_enable(gmi);
24862306a36Sopenharmony_ci	if (err < 0)
24962306a36Sopenharmony_ci		return err;
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci	err = of_platform_default_populate(dev->of_node, NULL, dev);
25262306a36Sopenharmony_ci	if (err < 0) {
25362306a36Sopenharmony_ci		dev_err(dev, "fail to create devices.\n");
25462306a36Sopenharmony_ci		tegra_gmi_disable(gmi);
25562306a36Sopenharmony_ci		return err;
25662306a36Sopenharmony_ci	}
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	return 0;
25962306a36Sopenharmony_ci}
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic int tegra_gmi_remove(struct platform_device *pdev)
26262306a36Sopenharmony_ci{
26362306a36Sopenharmony_ci	struct tegra_gmi *gmi = platform_get_drvdata(pdev);
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci	of_platform_depopulate(gmi->dev);
26662306a36Sopenharmony_ci	tegra_gmi_disable(gmi);
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	return 0;
26962306a36Sopenharmony_ci}
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_cistatic int __maybe_unused tegra_gmi_runtime_resume(struct device *dev)
27262306a36Sopenharmony_ci{
27362306a36Sopenharmony_ci	struct tegra_gmi *gmi = dev_get_drvdata(dev);
27462306a36Sopenharmony_ci	int err;
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci	err = clk_prepare_enable(gmi->clk);
27762306a36Sopenharmony_ci	if (err < 0) {
27862306a36Sopenharmony_ci		dev_err(gmi->dev, "failed to enable clock: %d\n", err);
27962306a36Sopenharmony_ci		return err;
28062306a36Sopenharmony_ci	}
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci	return 0;
28362306a36Sopenharmony_ci}
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_cistatic int __maybe_unused tegra_gmi_runtime_suspend(struct device *dev)
28662306a36Sopenharmony_ci{
28762306a36Sopenharmony_ci	struct tegra_gmi *gmi = dev_get_drvdata(dev);
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	clk_disable_unprepare(gmi->clk);
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	return 0;
29262306a36Sopenharmony_ci}
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_cistatic const struct dev_pm_ops tegra_gmi_pm = {
29562306a36Sopenharmony_ci	SET_RUNTIME_PM_OPS(tegra_gmi_runtime_suspend, tegra_gmi_runtime_resume,
29662306a36Sopenharmony_ci			   NULL)
29762306a36Sopenharmony_ci};
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_cistatic const struct of_device_id tegra_gmi_id_table[] = {
30062306a36Sopenharmony_ci	{ .compatible = "nvidia,tegra20-gmi", },
30162306a36Sopenharmony_ci	{ .compatible = "nvidia,tegra30-gmi", },
30262306a36Sopenharmony_ci	{ }
30362306a36Sopenharmony_ci};
30462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, tegra_gmi_id_table);
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_cistatic struct platform_driver tegra_gmi_driver = {
30762306a36Sopenharmony_ci	.probe = tegra_gmi_probe,
30862306a36Sopenharmony_ci	.remove = tegra_gmi_remove,
30962306a36Sopenharmony_ci	.driver = {
31062306a36Sopenharmony_ci		.name		= "tegra-gmi",
31162306a36Sopenharmony_ci		.of_match_table	= tegra_gmi_id_table,
31262306a36Sopenharmony_ci		.pm = &tegra_gmi_pm,
31362306a36Sopenharmony_ci	},
31462306a36Sopenharmony_ci};
31562306a36Sopenharmony_cimodule_platform_driver(tegra_gmi_driver);
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_ciMODULE_AUTHOR("Mirza Krak <mirza.krak@gmail.com");
31862306a36Sopenharmony_ciMODULE_DESCRIPTION("NVIDIA Tegra GMI Bus Driver");
31962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
320