162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * xtensa mmu stuff 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Extracted from init.c 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci#include <linux/memblock.h> 862306a36Sopenharmony_ci#include <linux/percpu.h> 962306a36Sopenharmony_ci#include <linux/init.h> 1062306a36Sopenharmony_ci#include <linux/string.h> 1162306a36Sopenharmony_ci#include <linux/slab.h> 1262306a36Sopenharmony_ci#include <linux/cache.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <asm/tlb.h> 1562306a36Sopenharmony_ci#include <asm/tlbflush.h> 1662306a36Sopenharmony_ci#include <asm/mmu_context.h> 1762306a36Sopenharmony_ci#include <asm/page.h> 1862306a36Sopenharmony_ci#include <asm/initialize_mmu.h> 1962306a36Sopenharmony_ci#include <asm/io.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ciDEFINE_PER_CPU(unsigned long, asid_cache) = ASID_USER_FIRST; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#if defined(CONFIG_HIGHMEM) 2462306a36Sopenharmony_cistatic void * __init init_pmd(unsigned long vaddr, unsigned long n_pages) 2562306a36Sopenharmony_ci{ 2662306a36Sopenharmony_ci pmd_t *pmd = pmd_off_k(vaddr); 2762306a36Sopenharmony_ci pte_t *pte; 2862306a36Sopenharmony_ci unsigned long i; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci n_pages = ALIGN(n_pages, PTRS_PER_PTE); 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci pr_debug("%s: vaddr: 0x%08lx, n_pages: %ld\n", 3362306a36Sopenharmony_ci __func__, vaddr, n_pages); 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci pte = memblock_alloc_low(n_pages * sizeof(pte_t), PAGE_SIZE); 3662306a36Sopenharmony_ci if (!pte) 3762306a36Sopenharmony_ci panic("%s: Failed to allocate %lu bytes align=%lx\n", 3862306a36Sopenharmony_ci __func__, n_pages * sizeof(pte_t), PAGE_SIZE); 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci for (i = 0; i < n_pages; ++i) 4162306a36Sopenharmony_ci pte_clear(NULL, 0, pte + i); 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci for (i = 0; i < n_pages; i += PTRS_PER_PTE, ++pmd) { 4462306a36Sopenharmony_ci pte_t *cur_pte = pte + i; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci BUG_ON(!pmd_none(*pmd)); 4762306a36Sopenharmony_ci set_pmd(pmd, __pmd(((unsigned long)cur_pte) & PAGE_MASK)); 4862306a36Sopenharmony_ci BUG_ON(cur_pte != pte_offset_kernel(pmd, 0)); 4962306a36Sopenharmony_ci pr_debug("%s: pmd: 0x%p, pte: 0x%p\n", 5062306a36Sopenharmony_ci __func__, pmd, cur_pte); 5162306a36Sopenharmony_ci } 5262306a36Sopenharmony_ci return pte; 5362306a36Sopenharmony_ci} 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic void __init fixedrange_init(void) 5662306a36Sopenharmony_ci{ 5762306a36Sopenharmony_ci BUILD_BUG_ON(FIXADDR_START < TLBTEMP_BASE_1 + TLBTEMP_SIZE); 5862306a36Sopenharmony_ci init_pmd(FIXADDR_START, __end_of_fixed_addresses); 5962306a36Sopenharmony_ci} 6062306a36Sopenharmony_ci#endif 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_civoid __init paging_init(void) 6362306a36Sopenharmony_ci{ 6462306a36Sopenharmony_ci#ifdef CONFIG_HIGHMEM 6562306a36Sopenharmony_ci fixedrange_init(); 6662306a36Sopenharmony_ci pkmap_page_table = init_pmd(PKMAP_BASE, LAST_PKMAP); 6762306a36Sopenharmony_ci kmap_init(); 6862306a36Sopenharmony_ci#endif 6962306a36Sopenharmony_ci} 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci/* 7262306a36Sopenharmony_ci * Flush the mmu and reset associated register to default values. 7362306a36Sopenharmony_ci */ 7462306a36Sopenharmony_civoid init_mmu(void) 7562306a36Sopenharmony_ci{ 7662306a36Sopenharmony_ci#if !(XCHAL_HAVE_PTP_MMU && XCHAL_HAVE_SPANNING_WAY) 7762306a36Sopenharmony_ci /* 7862306a36Sopenharmony_ci * Writing zeros to the instruction and data TLBCFG special 7962306a36Sopenharmony_ci * registers ensure that valid values exist in the register. 8062306a36Sopenharmony_ci * 8162306a36Sopenharmony_ci * For existing PGSZID<w> fields, zero selects the first element 8262306a36Sopenharmony_ci * of the page-size array. For nonexistent PGSZID<w> fields, 8362306a36Sopenharmony_ci * zero is the best value to write. Also, when changing PGSZID<w> 8462306a36Sopenharmony_ci * fields, the corresponding TLB must be flushed. 8562306a36Sopenharmony_ci */ 8662306a36Sopenharmony_ci set_itlbcfg_register(0); 8762306a36Sopenharmony_ci set_dtlbcfg_register(0); 8862306a36Sopenharmony_ci#endif 8962306a36Sopenharmony_ci init_kio(); 9062306a36Sopenharmony_ci local_flush_tlb_all(); 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci /* Set rasid register to a known value. */ 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci set_rasid_register(ASID_INSERT(ASID_USER_FIRST)); 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci /* Set PTEVADDR special register to the start of the page 9762306a36Sopenharmony_ci * table, which is in kernel mappable space (ie. not 9862306a36Sopenharmony_ci * statically mapped). This register's value is undefined on 9962306a36Sopenharmony_ci * reset. 10062306a36Sopenharmony_ci */ 10162306a36Sopenharmony_ci set_ptevaddr_register(XCHAL_PAGE_TABLE_VADDR); 10262306a36Sopenharmony_ci} 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_civoid init_kio(void) 10562306a36Sopenharmony_ci{ 10662306a36Sopenharmony_ci#if XCHAL_HAVE_PTP_MMU && XCHAL_HAVE_SPANNING_WAY && defined(CONFIG_USE_OF) 10762306a36Sopenharmony_ci /* 10862306a36Sopenharmony_ci * Update the IO area mapping in case xtensa_kio_paddr has changed 10962306a36Sopenharmony_ci */ 11062306a36Sopenharmony_ci write_dtlb_entry(__pte(xtensa_kio_paddr + CA_WRITEBACK), 11162306a36Sopenharmony_ci XCHAL_KIO_CACHED_VADDR + 6); 11262306a36Sopenharmony_ci write_itlb_entry(__pte(xtensa_kio_paddr + CA_WRITEBACK), 11362306a36Sopenharmony_ci XCHAL_KIO_CACHED_VADDR + 6); 11462306a36Sopenharmony_ci write_dtlb_entry(__pte(xtensa_kio_paddr + CA_BYPASS), 11562306a36Sopenharmony_ci XCHAL_KIO_BYPASS_VADDR + 6); 11662306a36Sopenharmony_ci write_itlb_entry(__pte(xtensa_kio_paddr + CA_BYPASS), 11762306a36Sopenharmony_ci XCHAL_KIO_BYPASS_VADDR + 6); 11862306a36Sopenharmony_ci#endif 11962306a36Sopenharmony_ci} 120