162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * S32C1I selftest. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * This file is subject to the terms and conditions of the GNU General Public 562306a36Sopenharmony_ci * License. See the file "COPYING" in the main directory of this archive 662306a36Sopenharmony_ci * for more details. 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Copyright (C) 2016 Cadence Design Systems Inc. 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/init.h> 1262306a36Sopenharmony_ci#include <linux/kernel.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <asm/traps.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#if XCHAL_HAVE_S32C1I 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_cistatic int __initdata rcw_word, rcw_probe_pc, rcw_exc; 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci/* 2162306a36Sopenharmony_ci * Basic atomic compare-and-swap, that records PC of S32C1I for probing. 2262306a36Sopenharmony_ci * 2362306a36Sopenharmony_ci * If *v == cmp, set *v = set. Return previous *v. 2462306a36Sopenharmony_ci */ 2562306a36Sopenharmony_cistatic inline int probed_compare_swap(int *v, int cmp, int set) 2662306a36Sopenharmony_ci{ 2762306a36Sopenharmony_ci int tmp; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci __asm__ __volatile__( 3062306a36Sopenharmony_ci " movi %1, 1f\n" 3162306a36Sopenharmony_ci " s32i %1, %4, 0\n" 3262306a36Sopenharmony_ci " wsr %2, scompare1\n" 3362306a36Sopenharmony_ci "1: s32c1i %0, %3, 0\n" 3462306a36Sopenharmony_ci : "=a" (set), "=&a" (tmp) 3562306a36Sopenharmony_ci : "a" (cmp), "a" (v), "a" (&rcw_probe_pc), "0" (set) 3662306a36Sopenharmony_ci : "memory" 3762306a36Sopenharmony_ci ); 3862306a36Sopenharmony_ci return set; 3962306a36Sopenharmony_ci} 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci/* Handle probed exception */ 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_cistatic void __init do_probed_exception(struct pt_regs *regs) 4462306a36Sopenharmony_ci{ 4562306a36Sopenharmony_ci if (regs->pc == rcw_probe_pc) { /* exception on s32c1i ? */ 4662306a36Sopenharmony_ci regs->pc += 3; /* skip the s32c1i instruction */ 4762306a36Sopenharmony_ci rcw_exc = regs->exccause; 4862306a36Sopenharmony_ci } else { 4962306a36Sopenharmony_ci do_unhandled(regs); 5062306a36Sopenharmony_ci } 5162306a36Sopenharmony_ci} 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci/* Simple test of S32C1I (soc bringup assist) */ 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic int __init check_s32c1i(void) 5662306a36Sopenharmony_ci{ 5762306a36Sopenharmony_ci int n, cause1, cause2; 5862306a36Sopenharmony_ci void *handbus, *handdata, *handaddr; /* temporarily saved handlers */ 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci rcw_probe_pc = 0; 6162306a36Sopenharmony_ci handbus = trap_set_handler(EXCCAUSE_LOAD_STORE_ERROR, 6262306a36Sopenharmony_ci do_probed_exception); 6362306a36Sopenharmony_ci handdata = trap_set_handler(EXCCAUSE_LOAD_STORE_DATA_ERROR, 6462306a36Sopenharmony_ci do_probed_exception); 6562306a36Sopenharmony_ci handaddr = trap_set_handler(EXCCAUSE_LOAD_STORE_ADDR_ERROR, 6662306a36Sopenharmony_ci do_probed_exception); 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci /* First try an S32C1I that does not store: */ 6962306a36Sopenharmony_ci rcw_exc = 0; 7062306a36Sopenharmony_ci rcw_word = 1; 7162306a36Sopenharmony_ci n = probed_compare_swap(&rcw_word, 0, 2); 7262306a36Sopenharmony_ci cause1 = rcw_exc; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci /* took exception? */ 7562306a36Sopenharmony_ci if (cause1 != 0) { 7662306a36Sopenharmony_ci /* unclean exception? */ 7762306a36Sopenharmony_ci if (n != 2 || rcw_word != 1) 7862306a36Sopenharmony_ci panic("S32C1I exception error"); 7962306a36Sopenharmony_ci } else if (rcw_word != 1 || n != 1) { 8062306a36Sopenharmony_ci panic("S32C1I compare error"); 8162306a36Sopenharmony_ci } 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci /* Then an S32C1I that stores: */ 8462306a36Sopenharmony_ci rcw_exc = 0; 8562306a36Sopenharmony_ci rcw_word = 0x1234567; 8662306a36Sopenharmony_ci n = probed_compare_swap(&rcw_word, 0x1234567, 0xabcde); 8762306a36Sopenharmony_ci cause2 = rcw_exc; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci if (cause2 != 0) { 9062306a36Sopenharmony_ci /* unclean exception? */ 9162306a36Sopenharmony_ci if (n != 0xabcde || rcw_word != 0x1234567) 9262306a36Sopenharmony_ci panic("S32C1I exception error (b)"); 9362306a36Sopenharmony_ci } else if (rcw_word != 0xabcde || n != 0x1234567) { 9462306a36Sopenharmony_ci panic("S32C1I store error"); 9562306a36Sopenharmony_ci } 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci /* Verify consistency of exceptions: */ 9862306a36Sopenharmony_ci if (cause1 || cause2) { 9962306a36Sopenharmony_ci pr_warn("S32C1I took exception %d, %d\n", cause1, cause2); 10062306a36Sopenharmony_ci /* If emulation of S32C1I upon bus error gets implemented, 10162306a36Sopenharmony_ci * we can get rid of this panic for single core (not SMP) 10262306a36Sopenharmony_ci */ 10362306a36Sopenharmony_ci panic("S32C1I exceptions not currently supported"); 10462306a36Sopenharmony_ci } 10562306a36Sopenharmony_ci if (cause1 != cause2) 10662306a36Sopenharmony_ci panic("inconsistent S32C1I exceptions"); 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci trap_set_handler(EXCCAUSE_LOAD_STORE_ERROR, handbus); 10962306a36Sopenharmony_ci trap_set_handler(EXCCAUSE_LOAD_STORE_DATA_ERROR, handdata); 11062306a36Sopenharmony_ci trap_set_handler(EXCCAUSE_LOAD_STORE_ADDR_ERROR, handaddr); 11162306a36Sopenharmony_ci return 0; 11262306a36Sopenharmony_ci} 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci#else /* XCHAL_HAVE_S32C1I */ 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci/* This condition should not occur with a commercially deployed processor. 11762306a36Sopenharmony_ci * Display reminder for early engr test or demo chips / FPGA bitstreams 11862306a36Sopenharmony_ci */ 11962306a36Sopenharmony_cistatic int __init check_s32c1i(void) 12062306a36Sopenharmony_ci{ 12162306a36Sopenharmony_ci pr_warn("Processor configuration lacks atomic compare-and-swap support!\n"); 12262306a36Sopenharmony_ci return 0; 12362306a36Sopenharmony_ci} 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci#endif /* XCHAL_HAVE_S32C1I */ 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ciearly_initcall(check_s32c1i); 128