162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Low-Level PCI Support for PC -- Routing of Interrupts 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * (c) 1999--2000 Martin Mares <mj@ucw.cz> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/types.h> 962306a36Sopenharmony_ci#include <linux/kernel.h> 1062306a36Sopenharmony_ci#include <linux/pci.h> 1162306a36Sopenharmony_ci#include <linux/init.h> 1262306a36Sopenharmony_ci#include <linux/interrupt.h> 1362306a36Sopenharmony_ci#include <linux/dmi.h> 1462306a36Sopenharmony_ci#include <linux/io.h> 1562306a36Sopenharmony_ci#include <linux/smp.h> 1662306a36Sopenharmony_ci#include <linux/spinlock.h> 1762306a36Sopenharmony_ci#include <asm/io_apic.h> 1862306a36Sopenharmony_ci#include <linux/irq.h> 1962306a36Sopenharmony_ci#include <linux/acpi.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#include <asm/i8259.h> 2262306a36Sopenharmony_ci#include <asm/pc-conf-reg.h> 2362306a36Sopenharmony_ci#include <asm/pci_x86.h> 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define PIRQ_SIGNATURE (('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24)) 2662306a36Sopenharmony_ci#define PIRQ_VERSION 0x0100 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define IRT_SIGNATURE (('$' << 0) + ('I' << 8) + ('R' << 16) + ('T' << 24)) 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_cistatic int broken_hp_bios_irq9; 3162306a36Sopenharmony_cistatic int acer_tm360_irqrouting; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistatic struct irq_routing_table *pirq_table; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_cistatic int pirq_enable_irq(struct pci_dev *dev); 3662306a36Sopenharmony_cistatic void pirq_disable_irq(struct pci_dev *dev); 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci/* 3962306a36Sopenharmony_ci * Never use: 0, 1, 2 (timer, keyboard, and cascade) 4062306a36Sopenharmony_ci * Avoid using: 13, 14 and 15 (FP error and IDE). 4162306a36Sopenharmony_ci * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse) 4262306a36Sopenharmony_ci */ 4362306a36Sopenharmony_ciunsigned int pcibios_irq_mask = 0xfff8; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_cistatic int pirq_penalty[16] = { 4662306a36Sopenharmony_ci 1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000, 4762306a36Sopenharmony_ci 0, 0, 0, 0, 1000, 100000, 100000, 100000 4862306a36Sopenharmony_ci}; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistruct irq_router { 5162306a36Sopenharmony_ci char *name; 5262306a36Sopenharmony_ci u16 vendor, device; 5362306a36Sopenharmony_ci int (*get)(struct pci_dev *router, struct pci_dev *dev, int pirq); 5462306a36Sopenharmony_ci int (*set)(struct pci_dev *router, struct pci_dev *dev, int pirq, 5562306a36Sopenharmony_ci int new); 5662306a36Sopenharmony_ci int (*lvl)(struct pci_dev *router, struct pci_dev *dev, int pirq, 5762306a36Sopenharmony_ci int irq); 5862306a36Sopenharmony_ci}; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_cistruct irq_router_handler { 6162306a36Sopenharmony_ci u16 vendor; 6262306a36Sopenharmony_ci int (*probe)(struct irq_router *r, struct pci_dev *router, u16 device); 6362306a36Sopenharmony_ci}; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ciint (*pcibios_enable_irq)(struct pci_dev *dev) = pirq_enable_irq; 6662306a36Sopenharmony_civoid (*pcibios_disable_irq)(struct pci_dev *dev) = pirq_disable_irq; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci/* 6962306a36Sopenharmony_ci * Check passed address for the PCI IRQ Routing Table signature 7062306a36Sopenharmony_ci * and perform checksum verification. 7162306a36Sopenharmony_ci */ 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic inline struct irq_routing_table *pirq_check_routing_table(u8 *addr, 7462306a36Sopenharmony_ci u8 *limit) 7562306a36Sopenharmony_ci{ 7662306a36Sopenharmony_ci struct irq_routing_table *rt; 7762306a36Sopenharmony_ci int i; 7862306a36Sopenharmony_ci u8 sum; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci rt = (struct irq_routing_table *)addr; 8162306a36Sopenharmony_ci if (rt->signature != PIRQ_SIGNATURE || 8262306a36Sopenharmony_ci rt->version != PIRQ_VERSION || 8362306a36Sopenharmony_ci rt->size % 16 || 8462306a36Sopenharmony_ci rt->size < sizeof(struct irq_routing_table) || 8562306a36Sopenharmony_ci (limit && rt->size > limit - addr)) 8662306a36Sopenharmony_ci return NULL; 8762306a36Sopenharmony_ci sum = 0; 8862306a36Sopenharmony_ci for (i = 0; i < rt->size; i++) 8962306a36Sopenharmony_ci sum += addr[i]; 9062306a36Sopenharmony_ci if (!sum) { 9162306a36Sopenharmony_ci DBG(KERN_DEBUG "PCI: Interrupt Routing Table found at 0x%lx\n", 9262306a36Sopenharmony_ci __pa(rt)); 9362306a36Sopenharmony_ci return rt; 9462306a36Sopenharmony_ci } 9562306a36Sopenharmony_ci return NULL; 9662306a36Sopenharmony_ci} 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci/* 9962306a36Sopenharmony_ci * Handle the $IRT PCI IRQ Routing Table format used by AMI for its BCP 10062306a36Sopenharmony_ci * (BIOS Configuration Program) external tool meant for tweaking BIOS 10162306a36Sopenharmony_ci * structures without the need to rebuild it from sources. The $IRT 10262306a36Sopenharmony_ci * format has been invented by AMI before Microsoft has come up with its 10362306a36Sopenharmony_ci * $PIR format and a $IRT table is therefore there in some systems that 10462306a36Sopenharmony_ci * lack a $PIR table. 10562306a36Sopenharmony_ci * 10662306a36Sopenharmony_ci * It uses the same PCI BIOS 2.1 format for interrupt routing entries 10762306a36Sopenharmony_ci * themselves but has a different simpler header prepended instead, 10862306a36Sopenharmony_ci * occupying 8 bytes, where a `$IRT' signature is followed by one byte 10962306a36Sopenharmony_ci * specifying the total number of interrupt routing entries allocated in 11062306a36Sopenharmony_ci * the table, then one byte specifying the actual number of entries used 11162306a36Sopenharmony_ci * (which the BCP tool can take advantage of when modifying the table), 11262306a36Sopenharmony_ci * and finally a 16-bit word giving the IRQs devoted exclusively to PCI. 11362306a36Sopenharmony_ci * Unlike with the $PIR table there is no alignment guarantee. 11462306a36Sopenharmony_ci * 11562306a36Sopenharmony_ci * Given the similarity of the two formats the $IRT one is trivial to 11662306a36Sopenharmony_ci * convert to the $PIR one, which we do here, except that obviously we 11762306a36Sopenharmony_ci * have no information as to the router device to use, but we can handle 11862306a36Sopenharmony_ci * it by matching PCI device IDs actually seen on the bus against ones 11962306a36Sopenharmony_ci * that our individual routers recognise. 12062306a36Sopenharmony_ci * 12162306a36Sopenharmony_ci * Reportedly there is another $IRT table format where a 16-bit word 12262306a36Sopenharmony_ci * follows the header instead that points to interrupt routing entries 12362306a36Sopenharmony_ci * in a $PIR table provided elsewhere. In that case this code will not 12462306a36Sopenharmony_ci * be reached though as the $PIR table will have been chosen instead. 12562306a36Sopenharmony_ci */ 12662306a36Sopenharmony_cistatic inline struct irq_routing_table *pirq_convert_irt_table(u8 *addr, 12762306a36Sopenharmony_ci u8 *limit) 12862306a36Sopenharmony_ci{ 12962306a36Sopenharmony_ci struct irt_routing_table *ir; 13062306a36Sopenharmony_ci struct irq_routing_table *rt; 13162306a36Sopenharmony_ci u16 size; 13262306a36Sopenharmony_ci u8 sum; 13362306a36Sopenharmony_ci int i; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci ir = (struct irt_routing_table *)addr; 13662306a36Sopenharmony_ci if (ir->signature != IRT_SIGNATURE || !ir->used || ir->size < ir->used) 13762306a36Sopenharmony_ci return NULL; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci size = struct_size(ir, slots, ir->used); 14062306a36Sopenharmony_ci if (size > limit - addr) 14162306a36Sopenharmony_ci return NULL; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci DBG(KERN_DEBUG "PCI: $IRT Interrupt Routing Table found at 0x%lx\n", 14462306a36Sopenharmony_ci __pa(ir)); 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci size = struct_size(rt, slots, ir->used); 14762306a36Sopenharmony_ci rt = kzalloc(size, GFP_KERNEL); 14862306a36Sopenharmony_ci if (!rt) 14962306a36Sopenharmony_ci return NULL; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci rt->signature = PIRQ_SIGNATURE; 15262306a36Sopenharmony_ci rt->version = PIRQ_VERSION; 15362306a36Sopenharmony_ci rt->size = size; 15462306a36Sopenharmony_ci rt->exclusive_irqs = ir->exclusive_irqs; 15562306a36Sopenharmony_ci for (i = 0; i < ir->used; i++) 15662306a36Sopenharmony_ci rt->slots[i] = ir->slots[i]; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci addr = (u8 *)rt; 15962306a36Sopenharmony_ci sum = 0; 16062306a36Sopenharmony_ci for (i = 0; i < size; i++) 16162306a36Sopenharmony_ci sum += addr[i]; 16262306a36Sopenharmony_ci rt->checksum = -sum; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci return rt; 16562306a36Sopenharmony_ci} 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci/* 16862306a36Sopenharmony_ci * Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table. 16962306a36Sopenharmony_ci */ 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_cistatic struct irq_routing_table * __init pirq_find_routing_table(void) 17262306a36Sopenharmony_ci{ 17362306a36Sopenharmony_ci u8 * const bios_start = (u8 *)__va(0xf0000); 17462306a36Sopenharmony_ci u8 * const bios_end = (u8 *)__va(0x100000); 17562306a36Sopenharmony_ci u8 *addr; 17662306a36Sopenharmony_ci struct irq_routing_table *rt; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci if (pirq_table_addr) { 17962306a36Sopenharmony_ci rt = pirq_check_routing_table((u8 *)__va(pirq_table_addr), 18062306a36Sopenharmony_ci NULL); 18162306a36Sopenharmony_ci if (rt) 18262306a36Sopenharmony_ci return rt; 18362306a36Sopenharmony_ci printk(KERN_WARNING "PCI: PIRQ table NOT found at pirqaddr\n"); 18462306a36Sopenharmony_ci } 18562306a36Sopenharmony_ci for (addr = bios_start; 18662306a36Sopenharmony_ci addr < bios_end - sizeof(struct irq_routing_table); 18762306a36Sopenharmony_ci addr += 16) { 18862306a36Sopenharmony_ci rt = pirq_check_routing_table(addr, bios_end); 18962306a36Sopenharmony_ci if (rt) 19062306a36Sopenharmony_ci return rt; 19162306a36Sopenharmony_ci } 19262306a36Sopenharmony_ci for (addr = bios_start; 19362306a36Sopenharmony_ci addr < bios_end - sizeof(struct irt_routing_table); 19462306a36Sopenharmony_ci addr++) { 19562306a36Sopenharmony_ci rt = pirq_convert_irt_table(addr, bios_end); 19662306a36Sopenharmony_ci if (rt) 19762306a36Sopenharmony_ci return rt; 19862306a36Sopenharmony_ci } 19962306a36Sopenharmony_ci return NULL; 20062306a36Sopenharmony_ci} 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci/* 20362306a36Sopenharmony_ci * If we have a IRQ routing table, use it to search for peer host 20462306a36Sopenharmony_ci * bridges. It's a gross hack, but since there are no other known 20562306a36Sopenharmony_ci * ways how to get a list of buses, we have to go this way. 20662306a36Sopenharmony_ci */ 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_cistatic void __init pirq_peer_trick(void) 20962306a36Sopenharmony_ci{ 21062306a36Sopenharmony_ci struct irq_routing_table *rt = pirq_table; 21162306a36Sopenharmony_ci u8 busmap[256]; 21262306a36Sopenharmony_ci int i; 21362306a36Sopenharmony_ci struct irq_info *e; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci memset(busmap, 0, sizeof(busmap)); 21662306a36Sopenharmony_ci for (i = 0; i < (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); i++) { 21762306a36Sopenharmony_ci e = &rt->slots[i]; 21862306a36Sopenharmony_ci#ifdef DEBUG 21962306a36Sopenharmony_ci { 22062306a36Sopenharmony_ci int j; 22162306a36Sopenharmony_ci DBG(KERN_DEBUG "%02x:%02x.%x slot=%02x", 22262306a36Sopenharmony_ci e->bus, e->devfn / 8, e->devfn % 8, e->slot); 22362306a36Sopenharmony_ci for (j = 0; j < 4; j++) 22462306a36Sopenharmony_ci DBG(" %d:%02x/%04x", j, e->irq[j].link, e->irq[j].bitmap); 22562306a36Sopenharmony_ci DBG("\n"); 22662306a36Sopenharmony_ci } 22762306a36Sopenharmony_ci#endif 22862306a36Sopenharmony_ci busmap[e->bus] = 1; 22962306a36Sopenharmony_ci } 23062306a36Sopenharmony_ci for (i = 1; i < 256; i++) { 23162306a36Sopenharmony_ci if (!busmap[i] || pci_find_bus(0, i)) 23262306a36Sopenharmony_ci continue; 23362306a36Sopenharmony_ci pcibios_scan_root(i); 23462306a36Sopenharmony_ci } 23562306a36Sopenharmony_ci pcibios_last_bus = -1; 23662306a36Sopenharmony_ci} 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci/* 23962306a36Sopenharmony_ci * Code for querying and setting of IRQ routes on various interrupt routers. 24062306a36Sopenharmony_ci * PIC Edge/Level Control Registers (ELCR) 0x4d0 & 0x4d1. 24162306a36Sopenharmony_ci */ 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_civoid elcr_set_level_irq(unsigned int irq) 24462306a36Sopenharmony_ci{ 24562306a36Sopenharmony_ci unsigned char mask = 1 << (irq & 7); 24662306a36Sopenharmony_ci unsigned int port = PIC_ELCR1 + (irq >> 3); 24762306a36Sopenharmony_ci unsigned char val; 24862306a36Sopenharmony_ci static u16 elcr_irq_mask; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci if (irq >= 16 || (1 << irq) & elcr_irq_mask) 25162306a36Sopenharmony_ci return; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci elcr_irq_mask |= (1 << irq); 25462306a36Sopenharmony_ci printk(KERN_DEBUG "PCI: setting IRQ %u as level-triggered\n", irq); 25562306a36Sopenharmony_ci val = inb(port); 25662306a36Sopenharmony_ci if (!(val & mask)) { 25762306a36Sopenharmony_ci DBG(KERN_DEBUG " -> edge"); 25862306a36Sopenharmony_ci outb(val | mask, port); 25962306a36Sopenharmony_ci } 26062306a36Sopenharmony_ci} 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci/* 26362306a36Sopenharmony_ci * PIRQ routing for the M1487 ISA Bus Controller (IBC) ASIC used 26462306a36Sopenharmony_ci * with the ALi FinALi 486 chipset. The IBC is not decoded in the 26562306a36Sopenharmony_ci * PCI configuration space, so we identify it by the accompanying 26662306a36Sopenharmony_ci * M1489 Cache-Memory PCI Controller (CMP) ASIC. 26762306a36Sopenharmony_ci * 26862306a36Sopenharmony_ci * There are four 4-bit mappings provided, spread across two PCI 26962306a36Sopenharmony_ci * INTx Routing Table Mapping Registers, available in the port I/O 27062306a36Sopenharmony_ci * space accessible indirectly via the index/data register pair at 27162306a36Sopenharmony_ci * 0x22/0x23, located at indices 0x42 and 0x43 for the INT1/INT2 27262306a36Sopenharmony_ci * and INT3/INT4 lines respectively. The INT1/INT3 and INT2/INT4 27362306a36Sopenharmony_ci * lines are mapped in the low and the high 4-bit nibble of the 27462306a36Sopenharmony_ci * corresponding register as follows: 27562306a36Sopenharmony_ci * 27662306a36Sopenharmony_ci * 0000 : Disabled 27762306a36Sopenharmony_ci * 0001 : IRQ9 27862306a36Sopenharmony_ci * 0010 : IRQ3 27962306a36Sopenharmony_ci * 0011 : IRQ10 28062306a36Sopenharmony_ci * 0100 : IRQ4 28162306a36Sopenharmony_ci * 0101 : IRQ5 28262306a36Sopenharmony_ci * 0110 : IRQ7 28362306a36Sopenharmony_ci * 0111 : IRQ6 28462306a36Sopenharmony_ci * 1000 : Reserved 28562306a36Sopenharmony_ci * 1001 : IRQ11 28662306a36Sopenharmony_ci * 1010 : Reserved 28762306a36Sopenharmony_ci * 1011 : IRQ12 28862306a36Sopenharmony_ci * 1100 : Reserved 28962306a36Sopenharmony_ci * 1101 : IRQ14 29062306a36Sopenharmony_ci * 1110 : Reserved 29162306a36Sopenharmony_ci * 1111 : IRQ15 29262306a36Sopenharmony_ci * 29362306a36Sopenharmony_ci * In addition to the usual ELCR register pair there is a separate 29462306a36Sopenharmony_ci * PCI INTx Sensitivity Register at index 0x44 in the same port I/O 29562306a36Sopenharmony_ci * space, whose bits 3:0 select the trigger mode for INT[4:1] lines 29662306a36Sopenharmony_ci * respectively. Any bit set to 1 causes interrupts coming on the 29762306a36Sopenharmony_ci * corresponding line to be passed to ISA as edge-triggered and 29862306a36Sopenharmony_ci * otherwise they are passed as level-triggered. Manufacturer's 29962306a36Sopenharmony_ci * documentation says this register has to be set consistently with 30062306a36Sopenharmony_ci * the relevant ELCR register. 30162306a36Sopenharmony_ci * 30262306a36Sopenharmony_ci * Accesses to the port I/O space concerned here need to be unlocked 30362306a36Sopenharmony_ci * by writing the value of 0xc5 to the Lock Register at index 0x03 30462306a36Sopenharmony_ci * beforehand. Any other value written to said register prevents 30562306a36Sopenharmony_ci * further accesses from reaching the register file, except for the 30662306a36Sopenharmony_ci * Lock Register being written with 0xc5 again. 30762306a36Sopenharmony_ci * 30862306a36Sopenharmony_ci * References: 30962306a36Sopenharmony_ci * 31062306a36Sopenharmony_ci * "M1489/M1487: 486 PCI Chip Set", Version 1.2, Acer Laboratories 31162306a36Sopenharmony_ci * Inc., July 1997 31262306a36Sopenharmony_ci */ 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci#define PC_CONF_FINALI_LOCK 0x03u 31562306a36Sopenharmony_ci#define PC_CONF_FINALI_PCI_INTX_RT1 0x42u 31662306a36Sopenharmony_ci#define PC_CONF_FINALI_PCI_INTX_RT2 0x43u 31762306a36Sopenharmony_ci#define PC_CONF_FINALI_PCI_INTX_SENS 0x44u 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci#define PC_CONF_FINALI_LOCK_KEY 0xc5u 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_cistatic u8 read_pc_conf_nybble(u8 base, u8 index) 32262306a36Sopenharmony_ci{ 32362306a36Sopenharmony_ci u8 reg = base + (index >> 1); 32462306a36Sopenharmony_ci u8 x; 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci x = pc_conf_get(reg); 32762306a36Sopenharmony_ci return index & 1 ? x >> 4 : x & 0xf; 32862306a36Sopenharmony_ci} 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_cistatic void write_pc_conf_nybble(u8 base, u8 index, u8 val) 33162306a36Sopenharmony_ci{ 33262306a36Sopenharmony_ci u8 reg = base + (index >> 1); 33362306a36Sopenharmony_ci u8 x; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci x = pc_conf_get(reg); 33662306a36Sopenharmony_ci x = index & 1 ? (x & 0x0f) | (val << 4) : (x & 0xf0) | val; 33762306a36Sopenharmony_ci pc_conf_set(reg, x); 33862306a36Sopenharmony_ci} 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci/* 34162306a36Sopenharmony_ci * FinALi pirq rules are as follows: 34262306a36Sopenharmony_ci * 34362306a36Sopenharmony_ci * - bit 0 selects between INTx Routing Table Mapping Registers, 34462306a36Sopenharmony_ci * 34562306a36Sopenharmony_ci * - bit 3 selects the nibble within the INTx Routing Table Mapping Register, 34662306a36Sopenharmony_ci * 34762306a36Sopenharmony_ci * - bits 7:4 map to bits 3:0 of the PCI INTx Sensitivity Register. 34862306a36Sopenharmony_ci */ 34962306a36Sopenharmony_cistatic int pirq_finali_get(struct pci_dev *router, struct pci_dev *dev, 35062306a36Sopenharmony_ci int pirq) 35162306a36Sopenharmony_ci{ 35262306a36Sopenharmony_ci static const u8 irqmap[16] = { 35362306a36Sopenharmony_ci 0, 9, 3, 10, 4, 5, 7, 6, 0, 11, 0, 12, 0, 14, 0, 15 35462306a36Sopenharmony_ci }; 35562306a36Sopenharmony_ci unsigned long flags; 35662306a36Sopenharmony_ci u8 index; 35762306a36Sopenharmony_ci u8 x; 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci index = (pirq & 1) << 1 | (pirq & 8) >> 3; 36062306a36Sopenharmony_ci raw_spin_lock_irqsave(&pc_conf_lock, flags); 36162306a36Sopenharmony_ci pc_conf_set(PC_CONF_FINALI_LOCK, PC_CONF_FINALI_LOCK_KEY); 36262306a36Sopenharmony_ci x = irqmap[read_pc_conf_nybble(PC_CONF_FINALI_PCI_INTX_RT1, index)]; 36362306a36Sopenharmony_ci pc_conf_set(PC_CONF_FINALI_LOCK, 0); 36462306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&pc_conf_lock, flags); 36562306a36Sopenharmony_ci return x; 36662306a36Sopenharmony_ci} 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_cistatic int pirq_finali_set(struct pci_dev *router, struct pci_dev *dev, 36962306a36Sopenharmony_ci int pirq, int irq) 37062306a36Sopenharmony_ci{ 37162306a36Sopenharmony_ci static const u8 irqmap[16] = { 37262306a36Sopenharmony_ci 0, 0, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 37362306a36Sopenharmony_ci }; 37462306a36Sopenharmony_ci u8 val = irqmap[irq]; 37562306a36Sopenharmony_ci unsigned long flags; 37662306a36Sopenharmony_ci u8 index; 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci if (!val) 37962306a36Sopenharmony_ci return 0; 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci index = (pirq & 1) << 1 | (pirq & 8) >> 3; 38262306a36Sopenharmony_ci raw_spin_lock_irqsave(&pc_conf_lock, flags); 38362306a36Sopenharmony_ci pc_conf_set(PC_CONF_FINALI_LOCK, PC_CONF_FINALI_LOCK_KEY); 38462306a36Sopenharmony_ci write_pc_conf_nybble(PC_CONF_FINALI_PCI_INTX_RT1, index, val); 38562306a36Sopenharmony_ci pc_conf_set(PC_CONF_FINALI_LOCK, 0); 38662306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&pc_conf_lock, flags); 38762306a36Sopenharmony_ci return 1; 38862306a36Sopenharmony_ci} 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_cistatic int pirq_finali_lvl(struct pci_dev *router, struct pci_dev *dev, 39162306a36Sopenharmony_ci int pirq, int irq) 39262306a36Sopenharmony_ci{ 39362306a36Sopenharmony_ci u8 mask = ~((pirq & 0xf0u) >> 4); 39462306a36Sopenharmony_ci unsigned long flags; 39562306a36Sopenharmony_ci u8 trig; 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_ci elcr_set_level_irq(irq); 39862306a36Sopenharmony_ci raw_spin_lock_irqsave(&pc_conf_lock, flags); 39962306a36Sopenharmony_ci pc_conf_set(PC_CONF_FINALI_LOCK, PC_CONF_FINALI_LOCK_KEY); 40062306a36Sopenharmony_ci trig = pc_conf_get(PC_CONF_FINALI_PCI_INTX_SENS); 40162306a36Sopenharmony_ci trig &= mask; 40262306a36Sopenharmony_ci pc_conf_set(PC_CONF_FINALI_PCI_INTX_SENS, trig); 40362306a36Sopenharmony_ci pc_conf_set(PC_CONF_FINALI_LOCK, 0); 40462306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&pc_conf_lock, flags); 40562306a36Sopenharmony_ci return 1; 40662306a36Sopenharmony_ci} 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ci/* 40962306a36Sopenharmony_ci * Common IRQ routing practice: nibbles in config space, 41062306a36Sopenharmony_ci * offset by some magic constant. 41162306a36Sopenharmony_ci */ 41262306a36Sopenharmony_cistatic unsigned int read_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr) 41362306a36Sopenharmony_ci{ 41462306a36Sopenharmony_ci u8 x; 41562306a36Sopenharmony_ci unsigned reg = offset + (nr >> 1); 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_ci pci_read_config_byte(router, reg, &x); 41862306a36Sopenharmony_ci return (nr & 1) ? (x >> 4) : (x & 0xf); 41962306a36Sopenharmony_ci} 42062306a36Sopenharmony_ci 42162306a36Sopenharmony_cistatic void write_config_nybble(struct pci_dev *router, unsigned offset, 42262306a36Sopenharmony_ci unsigned nr, unsigned int val) 42362306a36Sopenharmony_ci{ 42462306a36Sopenharmony_ci u8 x; 42562306a36Sopenharmony_ci unsigned reg = offset + (nr >> 1); 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci pci_read_config_byte(router, reg, &x); 42862306a36Sopenharmony_ci x = (nr & 1) ? ((x & 0x0f) | (val << 4)) : ((x & 0xf0) | val); 42962306a36Sopenharmony_ci pci_write_config_byte(router, reg, x); 43062306a36Sopenharmony_ci} 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_ci/* 43362306a36Sopenharmony_ci * ALI pirq entries are damn ugly, and completely undocumented. 43462306a36Sopenharmony_ci * This has been figured out from pirq tables, and it's not a pretty 43562306a36Sopenharmony_ci * picture. 43662306a36Sopenharmony_ci */ 43762306a36Sopenharmony_cistatic int pirq_ali_get(struct pci_dev *router, struct pci_dev *dev, int pirq) 43862306a36Sopenharmony_ci{ 43962306a36Sopenharmony_ci static const unsigned char irqmap[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 }; 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci WARN_ON_ONCE(pirq > 16); 44262306a36Sopenharmony_ci return irqmap[read_config_nybble(router, 0x48, pirq-1)]; 44362306a36Sopenharmony_ci} 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_cistatic int pirq_ali_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) 44662306a36Sopenharmony_ci{ 44762306a36Sopenharmony_ci static const unsigned char irqmap[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 }; 44862306a36Sopenharmony_ci unsigned int val = irqmap[irq]; 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci WARN_ON_ONCE(pirq > 16); 45162306a36Sopenharmony_ci if (val) { 45262306a36Sopenharmony_ci write_config_nybble(router, 0x48, pirq-1, val); 45362306a36Sopenharmony_ci return 1; 45462306a36Sopenharmony_ci } 45562306a36Sopenharmony_ci return 0; 45662306a36Sopenharmony_ci} 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci/* 45962306a36Sopenharmony_ci * PIRQ routing for the 82374EB/82374SB EISA System Component (ESC) 46062306a36Sopenharmony_ci * ASIC used with the Intel 82420 and 82430 PCIsets. The ESC is not 46162306a36Sopenharmony_ci * decoded in the PCI configuration space, so we identify it by the 46262306a36Sopenharmony_ci * accompanying 82375EB/82375SB PCI-EISA Bridge (PCEB) ASIC. 46362306a36Sopenharmony_ci * 46462306a36Sopenharmony_ci * There are four PIRQ Route Control registers, available in the 46562306a36Sopenharmony_ci * port I/O space accessible indirectly via the index/data register 46662306a36Sopenharmony_ci * pair at 0x22/0x23, located at indices 0x60/0x61/0x62/0x63 for the 46762306a36Sopenharmony_ci * PIRQ0/1/2/3# lines respectively. The semantics is the same as 46862306a36Sopenharmony_ci * with the PIIX router. 46962306a36Sopenharmony_ci * 47062306a36Sopenharmony_ci * Accesses to the port I/O space concerned here need to be unlocked 47162306a36Sopenharmony_ci * by writing the value of 0x0f to the ESC ID Register at index 0x02 47262306a36Sopenharmony_ci * beforehand. Any other value written to said register prevents 47362306a36Sopenharmony_ci * further accesses from reaching the register file, except for the 47462306a36Sopenharmony_ci * ESC ID Register being written with 0x0f again. 47562306a36Sopenharmony_ci * 47662306a36Sopenharmony_ci * References: 47762306a36Sopenharmony_ci * 47862306a36Sopenharmony_ci * "82374EB/82374SB EISA System Component (ESC)", Intel Corporation, 47962306a36Sopenharmony_ci * Order Number: 290476-004, March 1996 48062306a36Sopenharmony_ci * 48162306a36Sopenharmony_ci * "82375EB/82375SB PCI-EISA Bridge (PCEB)", Intel Corporation, Order 48262306a36Sopenharmony_ci * Number: 290477-004, March 1996 48362306a36Sopenharmony_ci */ 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci#define PC_CONF_I82374_ESC_ID 0x02u 48662306a36Sopenharmony_ci#define PC_CONF_I82374_PIRQ_ROUTE_CONTROL 0x60u 48762306a36Sopenharmony_ci 48862306a36Sopenharmony_ci#define PC_CONF_I82374_ESC_ID_KEY 0x0fu 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_cistatic int pirq_esc_get(struct pci_dev *router, struct pci_dev *dev, int pirq) 49162306a36Sopenharmony_ci{ 49262306a36Sopenharmony_ci unsigned long flags; 49362306a36Sopenharmony_ci int reg; 49462306a36Sopenharmony_ci u8 x; 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_ci reg = pirq; 49762306a36Sopenharmony_ci if (reg >= 1 && reg <= 4) 49862306a36Sopenharmony_ci reg += PC_CONF_I82374_PIRQ_ROUTE_CONTROL - 1; 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_ci raw_spin_lock_irqsave(&pc_conf_lock, flags); 50162306a36Sopenharmony_ci pc_conf_set(PC_CONF_I82374_ESC_ID, PC_CONF_I82374_ESC_ID_KEY); 50262306a36Sopenharmony_ci x = pc_conf_get(reg); 50362306a36Sopenharmony_ci pc_conf_set(PC_CONF_I82374_ESC_ID, 0); 50462306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&pc_conf_lock, flags); 50562306a36Sopenharmony_ci return (x < 16) ? x : 0; 50662306a36Sopenharmony_ci} 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_cistatic int pirq_esc_set(struct pci_dev *router, struct pci_dev *dev, int pirq, 50962306a36Sopenharmony_ci int irq) 51062306a36Sopenharmony_ci{ 51162306a36Sopenharmony_ci unsigned long flags; 51262306a36Sopenharmony_ci int reg; 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_ci reg = pirq; 51562306a36Sopenharmony_ci if (reg >= 1 && reg <= 4) 51662306a36Sopenharmony_ci reg += PC_CONF_I82374_PIRQ_ROUTE_CONTROL - 1; 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci raw_spin_lock_irqsave(&pc_conf_lock, flags); 51962306a36Sopenharmony_ci pc_conf_set(PC_CONF_I82374_ESC_ID, PC_CONF_I82374_ESC_ID_KEY); 52062306a36Sopenharmony_ci pc_conf_set(reg, irq); 52162306a36Sopenharmony_ci pc_conf_set(PC_CONF_I82374_ESC_ID, 0); 52262306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&pc_conf_lock, flags); 52362306a36Sopenharmony_ci return 1; 52462306a36Sopenharmony_ci} 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci/* 52762306a36Sopenharmony_ci * The Intel PIIX4 pirq rules are fairly simple: "pirq" is 52862306a36Sopenharmony_ci * just a pointer to the config space. 52962306a36Sopenharmony_ci */ 53062306a36Sopenharmony_cistatic int pirq_piix_get(struct pci_dev *router, struct pci_dev *dev, int pirq) 53162306a36Sopenharmony_ci{ 53262306a36Sopenharmony_ci u8 x; 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_ci pci_read_config_byte(router, pirq, &x); 53562306a36Sopenharmony_ci return (x < 16) ? x : 0; 53662306a36Sopenharmony_ci} 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_cistatic int pirq_piix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) 53962306a36Sopenharmony_ci{ 54062306a36Sopenharmony_ci pci_write_config_byte(router, pirq, irq); 54162306a36Sopenharmony_ci return 1; 54262306a36Sopenharmony_ci} 54362306a36Sopenharmony_ci 54462306a36Sopenharmony_ci/* 54562306a36Sopenharmony_ci * PIRQ routing for the 82426EX ISA Bridge (IB) ASIC used with the 54662306a36Sopenharmony_ci * Intel 82420EX PCIset. 54762306a36Sopenharmony_ci * 54862306a36Sopenharmony_ci * There are only two PIRQ Route Control registers, available in the 54962306a36Sopenharmony_ci * combined 82425EX/82426EX PCI configuration space, at 0x66 and 0x67 55062306a36Sopenharmony_ci * for the PIRQ0# and PIRQ1# lines respectively. The semantics is 55162306a36Sopenharmony_ci * the same as with the PIIX router. 55262306a36Sopenharmony_ci * 55362306a36Sopenharmony_ci * References: 55462306a36Sopenharmony_ci * 55562306a36Sopenharmony_ci * "82420EX PCIset Data Sheet, 82425EX PCI System Controller (PSC) 55662306a36Sopenharmony_ci * and 82426EX ISA Bridge (IB)", Intel Corporation, Order Number: 55762306a36Sopenharmony_ci * 290488-004, December 1995 55862306a36Sopenharmony_ci */ 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_ci#define PCI_I82426EX_PIRQ_ROUTE_CONTROL 0x66u 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_cistatic int pirq_ib_get(struct pci_dev *router, struct pci_dev *dev, int pirq) 56362306a36Sopenharmony_ci{ 56462306a36Sopenharmony_ci int reg; 56562306a36Sopenharmony_ci u8 x; 56662306a36Sopenharmony_ci 56762306a36Sopenharmony_ci reg = pirq; 56862306a36Sopenharmony_ci if (reg >= 1 && reg <= 2) 56962306a36Sopenharmony_ci reg += PCI_I82426EX_PIRQ_ROUTE_CONTROL - 1; 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_ci pci_read_config_byte(router, reg, &x); 57262306a36Sopenharmony_ci return (x < 16) ? x : 0; 57362306a36Sopenharmony_ci} 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_cistatic int pirq_ib_set(struct pci_dev *router, struct pci_dev *dev, int pirq, 57662306a36Sopenharmony_ci int irq) 57762306a36Sopenharmony_ci{ 57862306a36Sopenharmony_ci int reg; 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_ci reg = pirq; 58162306a36Sopenharmony_ci if (reg >= 1 && reg <= 2) 58262306a36Sopenharmony_ci reg += PCI_I82426EX_PIRQ_ROUTE_CONTROL - 1; 58362306a36Sopenharmony_ci 58462306a36Sopenharmony_ci pci_write_config_byte(router, reg, irq); 58562306a36Sopenharmony_ci return 1; 58662306a36Sopenharmony_ci} 58762306a36Sopenharmony_ci 58862306a36Sopenharmony_ci/* 58962306a36Sopenharmony_ci * The VIA pirq rules are nibble-based, like ALI, 59062306a36Sopenharmony_ci * but without the ugly irq number munging. 59162306a36Sopenharmony_ci * However, PIRQD is in the upper instead of lower 4 bits. 59262306a36Sopenharmony_ci */ 59362306a36Sopenharmony_cistatic int pirq_via_get(struct pci_dev *router, struct pci_dev *dev, int pirq) 59462306a36Sopenharmony_ci{ 59562306a36Sopenharmony_ci return read_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq); 59662306a36Sopenharmony_ci} 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_cistatic int pirq_via_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) 59962306a36Sopenharmony_ci{ 60062306a36Sopenharmony_ci write_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq, irq); 60162306a36Sopenharmony_ci return 1; 60262306a36Sopenharmony_ci} 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_ci/* 60562306a36Sopenharmony_ci * The VIA pirq rules are nibble-based, like ALI, 60662306a36Sopenharmony_ci * but without the ugly irq number munging. 60762306a36Sopenharmony_ci * However, for 82C586, nibble map is different . 60862306a36Sopenharmony_ci */ 60962306a36Sopenharmony_cistatic int pirq_via586_get(struct pci_dev *router, struct pci_dev *dev, int pirq) 61062306a36Sopenharmony_ci{ 61162306a36Sopenharmony_ci static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 }; 61262306a36Sopenharmony_ci 61362306a36Sopenharmony_ci WARN_ON_ONCE(pirq > 5); 61462306a36Sopenharmony_ci return read_config_nybble(router, 0x55, pirqmap[pirq-1]); 61562306a36Sopenharmony_ci} 61662306a36Sopenharmony_ci 61762306a36Sopenharmony_cistatic int pirq_via586_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) 61862306a36Sopenharmony_ci{ 61962306a36Sopenharmony_ci static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 }; 62062306a36Sopenharmony_ci 62162306a36Sopenharmony_ci WARN_ON_ONCE(pirq > 5); 62262306a36Sopenharmony_ci write_config_nybble(router, 0x55, pirqmap[pirq-1], irq); 62362306a36Sopenharmony_ci return 1; 62462306a36Sopenharmony_ci} 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci/* 62762306a36Sopenharmony_ci * ITE 8330G pirq rules are nibble-based 62862306a36Sopenharmony_ci * FIXME: pirqmap may be { 1, 0, 3, 2 }, 62962306a36Sopenharmony_ci * 2+3 are both mapped to irq 9 on my system 63062306a36Sopenharmony_ci */ 63162306a36Sopenharmony_cistatic int pirq_ite_get(struct pci_dev *router, struct pci_dev *dev, int pirq) 63262306a36Sopenharmony_ci{ 63362306a36Sopenharmony_ci static const unsigned char pirqmap[4] = { 1, 0, 2, 3 }; 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_ci WARN_ON_ONCE(pirq > 4); 63662306a36Sopenharmony_ci return read_config_nybble(router, 0x43, pirqmap[pirq-1]); 63762306a36Sopenharmony_ci} 63862306a36Sopenharmony_ci 63962306a36Sopenharmony_cistatic int pirq_ite_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) 64062306a36Sopenharmony_ci{ 64162306a36Sopenharmony_ci static const unsigned char pirqmap[4] = { 1, 0, 2, 3 }; 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_ci WARN_ON_ONCE(pirq > 4); 64462306a36Sopenharmony_ci write_config_nybble(router, 0x43, pirqmap[pirq-1], irq); 64562306a36Sopenharmony_ci return 1; 64662306a36Sopenharmony_ci} 64762306a36Sopenharmony_ci 64862306a36Sopenharmony_ci/* 64962306a36Sopenharmony_ci * OPTI: high four bits are nibble pointer.. 65062306a36Sopenharmony_ci * I wonder what the low bits do? 65162306a36Sopenharmony_ci */ 65262306a36Sopenharmony_cistatic int pirq_opti_get(struct pci_dev *router, struct pci_dev *dev, int pirq) 65362306a36Sopenharmony_ci{ 65462306a36Sopenharmony_ci return read_config_nybble(router, 0xb8, pirq >> 4); 65562306a36Sopenharmony_ci} 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_cistatic int pirq_opti_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) 65862306a36Sopenharmony_ci{ 65962306a36Sopenharmony_ci write_config_nybble(router, 0xb8, pirq >> 4, irq); 66062306a36Sopenharmony_ci return 1; 66162306a36Sopenharmony_ci} 66262306a36Sopenharmony_ci 66362306a36Sopenharmony_ci/* 66462306a36Sopenharmony_ci * Cyrix: nibble offset 0x5C 66562306a36Sopenharmony_ci * 0x5C bits 7:4 is INTB bits 3:0 is INTA 66662306a36Sopenharmony_ci * 0x5D bits 7:4 is INTD bits 3:0 is INTC 66762306a36Sopenharmony_ci */ 66862306a36Sopenharmony_cistatic int pirq_cyrix_get(struct pci_dev *router, struct pci_dev *dev, int pirq) 66962306a36Sopenharmony_ci{ 67062306a36Sopenharmony_ci return read_config_nybble(router, 0x5C, (pirq-1)^1); 67162306a36Sopenharmony_ci} 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_cistatic int pirq_cyrix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) 67462306a36Sopenharmony_ci{ 67562306a36Sopenharmony_ci write_config_nybble(router, 0x5C, (pirq-1)^1, irq); 67662306a36Sopenharmony_ci return 1; 67762306a36Sopenharmony_ci} 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci 68062306a36Sopenharmony_ci/* 68162306a36Sopenharmony_ci * PIRQ routing for the SiS85C497 AT Bus Controller & Megacell (ATM) 68262306a36Sopenharmony_ci * ISA bridge used with the SiS 85C496/497 486 Green PC VESA/ISA/PCI 68362306a36Sopenharmony_ci * Chipset. 68462306a36Sopenharmony_ci * 68562306a36Sopenharmony_ci * There are four PCI INTx#-to-IRQ Link registers provided in the 68662306a36Sopenharmony_ci * SiS85C497 part of the peculiar combined 85C496/497 configuration 68762306a36Sopenharmony_ci * space decoded by the SiS85C496 PCI & CPU Memory Controller (PCM) 68862306a36Sopenharmony_ci * host bridge, at 0xc0/0xc1/0xc2/0xc3 respectively for the PCI INT 68962306a36Sopenharmony_ci * A/B/C/D lines. Bit 7 enables the respective link if set and bits 69062306a36Sopenharmony_ci * 3:0 select the 8259A IRQ line as follows: 69162306a36Sopenharmony_ci * 69262306a36Sopenharmony_ci * 0000 : Reserved 69362306a36Sopenharmony_ci * 0001 : Reserved 69462306a36Sopenharmony_ci * 0010 : Reserved 69562306a36Sopenharmony_ci * 0011 : IRQ3 69662306a36Sopenharmony_ci * 0100 : IRQ4 69762306a36Sopenharmony_ci * 0101 : IRQ5 69862306a36Sopenharmony_ci * 0110 : IRQ6 69962306a36Sopenharmony_ci * 0111 : IRQ7 70062306a36Sopenharmony_ci * 1000 : Reserved 70162306a36Sopenharmony_ci * 1001 : IRQ9 70262306a36Sopenharmony_ci * 1010 : IRQ10 70362306a36Sopenharmony_ci * 1011 : IRQ11 70462306a36Sopenharmony_ci * 1100 : IRQ12 70562306a36Sopenharmony_ci * 1101 : Reserved 70662306a36Sopenharmony_ci * 1110 : IRQ14 70762306a36Sopenharmony_ci * 1111 : IRQ15 70862306a36Sopenharmony_ci * 70962306a36Sopenharmony_ci * We avoid using a reserved value for disabled links, hence the 71062306a36Sopenharmony_ci * choice of IRQ15 for that case. 71162306a36Sopenharmony_ci * 71262306a36Sopenharmony_ci * References: 71362306a36Sopenharmony_ci * 71462306a36Sopenharmony_ci * "486 Green PC VESA/ISA/PCI Chipset, SiS 85C496/497", Rev 3.0, 71562306a36Sopenharmony_ci * Silicon Integrated Systems Corp., July 1995 71662306a36Sopenharmony_ci */ 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_ci#define PCI_SIS497_INTA_TO_IRQ_LINK 0xc0u 71962306a36Sopenharmony_ci 72062306a36Sopenharmony_ci#define PIRQ_SIS497_IRQ_MASK 0x0fu 72162306a36Sopenharmony_ci#define PIRQ_SIS497_IRQ_ENABLE 0x80u 72262306a36Sopenharmony_ci 72362306a36Sopenharmony_cistatic int pirq_sis497_get(struct pci_dev *router, struct pci_dev *dev, 72462306a36Sopenharmony_ci int pirq) 72562306a36Sopenharmony_ci{ 72662306a36Sopenharmony_ci int reg; 72762306a36Sopenharmony_ci u8 x; 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_ci reg = pirq; 73062306a36Sopenharmony_ci if (reg >= 1 && reg <= 4) 73162306a36Sopenharmony_ci reg += PCI_SIS497_INTA_TO_IRQ_LINK - 1; 73262306a36Sopenharmony_ci 73362306a36Sopenharmony_ci pci_read_config_byte(router, reg, &x); 73462306a36Sopenharmony_ci return (x & PIRQ_SIS497_IRQ_ENABLE) ? (x & PIRQ_SIS497_IRQ_MASK) : 0; 73562306a36Sopenharmony_ci} 73662306a36Sopenharmony_ci 73762306a36Sopenharmony_cistatic int pirq_sis497_set(struct pci_dev *router, struct pci_dev *dev, 73862306a36Sopenharmony_ci int pirq, int irq) 73962306a36Sopenharmony_ci{ 74062306a36Sopenharmony_ci int reg; 74162306a36Sopenharmony_ci u8 x; 74262306a36Sopenharmony_ci 74362306a36Sopenharmony_ci reg = pirq; 74462306a36Sopenharmony_ci if (reg >= 1 && reg <= 4) 74562306a36Sopenharmony_ci reg += PCI_SIS497_INTA_TO_IRQ_LINK - 1; 74662306a36Sopenharmony_ci 74762306a36Sopenharmony_ci pci_read_config_byte(router, reg, &x); 74862306a36Sopenharmony_ci x &= ~(PIRQ_SIS497_IRQ_MASK | PIRQ_SIS497_IRQ_ENABLE); 74962306a36Sopenharmony_ci x |= irq ? (PIRQ_SIS497_IRQ_ENABLE | irq) : PIRQ_SIS497_IRQ_MASK; 75062306a36Sopenharmony_ci pci_write_config_byte(router, reg, x); 75162306a36Sopenharmony_ci return 1; 75262306a36Sopenharmony_ci} 75362306a36Sopenharmony_ci 75462306a36Sopenharmony_ci/* 75562306a36Sopenharmony_ci * PIRQ routing for SiS 85C503 router used in several SiS chipsets. 75662306a36Sopenharmony_ci * We have to deal with the following issues here: 75762306a36Sopenharmony_ci * - vendors have different ideas about the meaning of link values 75862306a36Sopenharmony_ci * - some onboard devices (integrated in the chipset) have special 75962306a36Sopenharmony_ci * links and are thus routed differently (i.e. not via PCI INTA-INTD) 76062306a36Sopenharmony_ci * - different revision of the router have a different layout for 76162306a36Sopenharmony_ci * the routing registers, particularly for the onchip devices 76262306a36Sopenharmony_ci * 76362306a36Sopenharmony_ci * For all routing registers the common thing is we have one byte 76462306a36Sopenharmony_ci * per routeable link which is defined as: 76562306a36Sopenharmony_ci * bit 7 IRQ mapping enabled (0) or disabled (1) 76662306a36Sopenharmony_ci * bits [6:4] reserved (sometimes used for onchip devices) 76762306a36Sopenharmony_ci * bits [3:0] IRQ to map to 76862306a36Sopenharmony_ci * allowed: 3-7, 9-12, 14-15 76962306a36Sopenharmony_ci * reserved: 0, 1, 2, 8, 13 77062306a36Sopenharmony_ci * 77162306a36Sopenharmony_ci * The config-space registers located at 0x41/0x42/0x43/0x44 are 77262306a36Sopenharmony_ci * always used to route the normal PCI INT A/B/C/D respectively. 77362306a36Sopenharmony_ci * Apparently there are systems implementing PCI routing table using 77462306a36Sopenharmony_ci * link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D. 77562306a36Sopenharmony_ci * We try our best to handle both link mappings. 77662306a36Sopenharmony_ci * 77762306a36Sopenharmony_ci * Currently (2003-05-21) it appears most SiS chipsets follow the 77862306a36Sopenharmony_ci * definition of routing registers from the SiS-5595 southbridge. 77962306a36Sopenharmony_ci * According to the SiS 5595 datasheets the revision id's of the 78062306a36Sopenharmony_ci * router (ISA-bridge) should be 0x01 or 0xb0. 78162306a36Sopenharmony_ci * 78262306a36Sopenharmony_ci * Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1. 78362306a36Sopenharmony_ci * Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets. 78462306a36Sopenharmony_ci * They seem to work with the current routing code. However there is 78562306a36Sopenharmony_ci * some concern because of the two USB-OHCI HCs (original SiS 5595 78662306a36Sopenharmony_ci * had only one). YMMV. 78762306a36Sopenharmony_ci * 78862306a36Sopenharmony_ci * Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1: 78962306a36Sopenharmony_ci * 79062306a36Sopenharmony_ci * 0x61: IDEIRQ: 79162306a36Sopenharmony_ci * bits [6:5] must be written 01 79262306a36Sopenharmony_ci * bit 4 channel-select primary (0), secondary (1) 79362306a36Sopenharmony_ci * 79462306a36Sopenharmony_ci * 0x62: USBIRQ: 79562306a36Sopenharmony_ci * bit 6 OHCI function disabled (0), enabled (1) 79662306a36Sopenharmony_ci * 79762306a36Sopenharmony_ci * 0x6a: ACPI/SCI IRQ: bits 4-6 reserved 79862306a36Sopenharmony_ci * 79962306a36Sopenharmony_ci * 0x7e: Data Acq. Module IRQ - bits 4-6 reserved 80062306a36Sopenharmony_ci * 80162306a36Sopenharmony_ci * We support USBIRQ (in addition to INTA-INTD) and keep the 80262306a36Sopenharmony_ci * IDE, ACPI and DAQ routing untouched as set by the BIOS. 80362306a36Sopenharmony_ci * 80462306a36Sopenharmony_ci * Currently the only reported exception is the new SiS 65x chipset 80562306a36Sopenharmony_ci * which includes the SiS 69x southbridge. Here we have the 85C503 80662306a36Sopenharmony_ci * router revision 0x04 and there are changes in the register layout 80762306a36Sopenharmony_ci * mostly related to the different USB HCs with USB 2.0 support. 80862306a36Sopenharmony_ci * 80962306a36Sopenharmony_ci * Onchip routing for router rev-id 0x04 (try-and-error observation) 81062306a36Sopenharmony_ci * 81162306a36Sopenharmony_ci * 0x60/0x61/0x62/0x63: 1xEHCI and 3xOHCI (companion) USB-HCs 81262306a36Sopenharmony_ci * bit 6-4 are probably unused, not like 5595 81362306a36Sopenharmony_ci */ 81462306a36Sopenharmony_ci 81562306a36Sopenharmony_ci#define PIRQ_SIS503_IRQ_MASK 0x0f 81662306a36Sopenharmony_ci#define PIRQ_SIS503_IRQ_DISABLE 0x80 81762306a36Sopenharmony_ci#define PIRQ_SIS503_USB_ENABLE 0x40 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_cistatic int pirq_sis503_get(struct pci_dev *router, struct pci_dev *dev, 82062306a36Sopenharmony_ci int pirq) 82162306a36Sopenharmony_ci{ 82262306a36Sopenharmony_ci u8 x; 82362306a36Sopenharmony_ci int reg; 82462306a36Sopenharmony_ci 82562306a36Sopenharmony_ci reg = pirq; 82662306a36Sopenharmony_ci if (reg >= 0x01 && reg <= 0x04) 82762306a36Sopenharmony_ci reg += 0x40; 82862306a36Sopenharmony_ci pci_read_config_byte(router, reg, &x); 82962306a36Sopenharmony_ci return (x & PIRQ_SIS503_IRQ_DISABLE) ? 0 : (x & PIRQ_SIS503_IRQ_MASK); 83062306a36Sopenharmony_ci} 83162306a36Sopenharmony_ci 83262306a36Sopenharmony_cistatic int pirq_sis503_set(struct pci_dev *router, struct pci_dev *dev, 83362306a36Sopenharmony_ci int pirq, int irq) 83462306a36Sopenharmony_ci{ 83562306a36Sopenharmony_ci u8 x; 83662306a36Sopenharmony_ci int reg; 83762306a36Sopenharmony_ci 83862306a36Sopenharmony_ci reg = pirq; 83962306a36Sopenharmony_ci if (reg >= 0x01 && reg <= 0x04) 84062306a36Sopenharmony_ci reg += 0x40; 84162306a36Sopenharmony_ci pci_read_config_byte(router, reg, &x); 84262306a36Sopenharmony_ci x &= ~(PIRQ_SIS503_IRQ_MASK | PIRQ_SIS503_IRQ_DISABLE); 84362306a36Sopenharmony_ci x |= irq ? irq : PIRQ_SIS503_IRQ_DISABLE; 84462306a36Sopenharmony_ci pci_write_config_byte(router, reg, x); 84562306a36Sopenharmony_ci return 1; 84662306a36Sopenharmony_ci} 84762306a36Sopenharmony_ci 84862306a36Sopenharmony_ci 84962306a36Sopenharmony_ci/* 85062306a36Sopenharmony_ci * VLSI: nibble offset 0x74 - educated guess due to routing table and 85162306a36Sopenharmony_ci * config space of VLSI 82C534 PCI-bridge/router (1004:0102) 85262306a36Sopenharmony_ci * Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard 85362306a36Sopenharmony_ci * devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6 85462306a36Sopenharmony_ci * for the busbridge to the docking station. 85562306a36Sopenharmony_ci */ 85662306a36Sopenharmony_ci 85762306a36Sopenharmony_cistatic int pirq_vlsi_get(struct pci_dev *router, struct pci_dev *dev, int pirq) 85862306a36Sopenharmony_ci{ 85962306a36Sopenharmony_ci WARN_ON_ONCE(pirq >= 9); 86062306a36Sopenharmony_ci if (pirq > 8) { 86162306a36Sopenharmony_ci dev_info(&dev->dev, "VLSI router PIRQ escape (%d)\n", pirq); 86262306a36Sopenharmony_ci return 0; 86362306a36Sopenharmony_ci } 86462306a36Sopenharmony_ci return read_config_nybble(router, 0x74, pirq-1); 86562306a36Sopenharmony_ci} 86662306a36Sopenharmony_ci 86762306a36Sopenharmony_cistatic int pirq_vlsi_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) 86862306a36Sopenharmony_ci{ 86962306a36Sopenharmony_ci WARN_ON_ONCE(pirq >= 9); 87062306a36Sopenharmony_ci if (pirq > 8) { 87162306a36Sopenharmony_ci dev_info(&dev->dev, "VLSI router PIRQ escape (%d)\n", pirq); 87262306a36Sopenharmony_ci return 0; 87362306a36Sopenharmony_ci } 87462306a36Sopenharmony_ci write_config_nybble(router, 0x74, pirq-1, irq); 87562306a36Sopenharmony_ci return 1; 87662306a36Sopenharmony_ci} 87762306a36Sopenharmony_ci 87862306a36Sopenharmony_ci/* 87962306a36Sopenharmony_ci * ServerWorks: PCI interrupts mapped to system IRQ lines through Index 88062306a36Sopenharmony_ci * and Redirect I/O registers (0x0c00 and 0x0c01). The Index register 88162306a36Sopenharmony_ci * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a. The Redirect 88262306a36Sopenharmony_ci * register is a straight binary coding of desired PIC IRQ (low nibble). 88362306a36Sopenharmony_ci * 88462306a36Sopenharmony_ci * The 'link' value in the PIRQ table is already in the correct format 88562306a36Sopenharmony_ci * for the Index register. There are some special index values: 88662306a36Sopenharmony_ci * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1, 88762306a36Sopenharmony_ci * and 0x03 for SMBus. 88862306a36Sopenharmony_ci */ 88962306a36Sopenharmony_cistatic int pirq_serverworks_get(struct pci_dev *router, struct pci_dev *dev, int pirq) 89062306a36Sopenharmony_ci{ 89162306a36Sopenharmony_ci outb(pirq, 0xc00); 89262306a36Sopenharmony_ci return inb(0xc01) & 0xf; 89362306a36Sopenharmony_ci} 89462306a36Sopenharmony_ci 89562306a36Sopenharmony_cistatic int pirq_serverworks_set(struct pci_dev *router, struct pci_dev *dev, 89662306a36Sopenharmony_ci int pirq, int irq) 89762306a36Sopenharmony_ci{ 89862306a36Sopenharmony_ci outb(pirq, 0xc00); 89962306a36Sopenharmony_ci outb(irq, 0xc01); 90062306a36Sopenharmony_ci return 1; 90162306a36Sopenharmony_ci} 90262306a36Sopenharmony_ci 90362306a36Sopenharmony_ci/* Support for AMD756 PCI IRQ Routing 90462306a36Sopenharmony_ci * Jhon H. Caicedo <jhcaiced@osso.org.co> 90562306a36Sopenharmony_ci * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced) 90662306a36Sopenharmony_ci * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced) 90762306a36Sopenharmony_ci * The AMD756 pirq rules are nibble-based 90862306a36Sopenharmony_ci * offset 0x56 0-3 PIRQA 4-7 PIRQB 90962306a36Sopenharmony_ci * offset 0x57 0-3 PIRQC 4-7 PIRQD 91062306a36Sopenharmony_ci */ 91162306a36Sopenharmony_cistatic int pirq_amd756_get(struct pci_dev *router, struct pci_dev *dev, int pirq) 91262306a36Sopenharmony_ci{ 91362306a36Sopenharmony_ci u8 irq; 91462306a36Sopenharmony_ci irq = 0; 91562306a36Sopenharmony_ci if (pirq <= 4) 91662306a36Sopenharmony_ci irq = read_config_nybble(router, 0x56, pirq - 1); 91762306a36Sopenharmony_ci dev_info(&dev->dev, 91862306a36Sopenharmony_ci "AMD756: dev [%04x:%04x], router PIRQ %d get IRQ %d\n", 91962306a36Sopenharmony_ci dev->vendor, dev->device, pirq, irq); 92062306a36Sopenharmony_ci return irq; 92162306a36Sopenharmony_ci} 92262306a36Sopenharmony_ci 92362306a36Sopenharmony_cistatic int pirq_amd756_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) 92462306a36Sopenharmony_ci{ 92562306a36Sopenharmony_ci dev_info(&dev->dev, 92662306a36Sopenharmony_ci "AMD756: dev [%04x:%04x], router PIRQ %d set IRQ %d\n", 92762306a36Sopenharmony_ci dev->vendor, dev->device, pirq, irq); 92862306a36Sopenharmony_ci if (pirq <= 4) 92962306a36Sopenharmony_ci write_config_nybble(router, 0x56, pirq - 1, irq); 93062306a36Sopenharmony_ci return 1; 93162306a36Sopenharmony_ci} 93262306a36Sopenharmony_ci 93362306a36Sopenharmony_ci/* 93462306a36Sopenharmony_ci * PicoPower PT86C523 93562306a36Sopenharmony_ci */ 93662306a36Sopenharmony_cistatic int pirq_pico_get(struct pci_dev *router, struct pci_dev *dev, int pirq) 93762306a36Sopenharmony_ci{ 93862306a36Sopenharmony_ci outb(0x10 + ((pirq - 1) >> 1), 0x24); 93962306a36Sopenharmony_ci return ((pirq - 1) & 1) ? (inb(0x26) >> 4) : (inb(0x26) & 0xf); 94062306a36Sopenharmony_ci} 94162306a36Sopenharmony_ci 94262306a36Sopenharmony_cistatic int pirq_pico_set(struct pci_dev *router, struct pci_dev *dev, int pirq, 94362306a36Sopenharmony_ci int irq) 94462306a36Sopenharmony_ci{ 94562306a36Sopenharmony_ci unsigned int x; 94662306a36Sopenharmony_ci outb(0x10 + ((pirq - 1) >> 1), 0x24); 94762306a36Sopenharmony_ci x = inb(0x26); 94862306a36Sopenharmony_ci x = ((pirq - 1) & 1) ? ((x & 0x0f) | (irq << 4)) : ((x & 0xf0) | (irq)); 94962306a36Sopenharmony_ci outb(x, 0x26); 95062306a36Sopenharmony_ci return 1; 95162306a36Sopenharmony_ci} 95262306a36Sopenharmony_ci 95362306a36Sopenharmony_ci#ifdef CONFIG_PCI_BIOS 95462306a36Sopenharmony_ci 95562306a36Sopenharmony_cistatic int pirq_bios_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) 95662306a36Sopenharmony_ci{ 95762306a36Sopenharmony_ci struct pci_dev *bridge; 95862306a36Sopenharmony_ci int pin = pci_get_interrupt_pin(dev, &bridge); 95962306a36Sopenharmony_ci return pcibios_set_irq_routing(bridge, pin - 1, irq); 96062306a36Sopenharmony_ci} 96162306a36Sopenharmony_ci 96262306a36Sopenharmony_ci#endif 96362306a36Sopenharmony_ci 96462306a36Sopenharmony_cistatic __init int intel_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) 96562306a36Sopenharmony_ci{ 96662306a36Sopenharmony_ci static struct pci_device_id __initdata pirq_440gx[] = { 96762306a36Sopenharmony_ci { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0) }, 96862306a36Sopenharmony_ci { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2) }, 96962306a36Sopenharmony_ci { }, 97062306a36Sopenharmony_ci }; 97162306a36Sopenharmony_ci 97262306a36Sopenharmony_ci /* 440GX has a proprietary PIRQ router -- don't use it */ 97362306a36Sopenharmony_ci if (pci_dev_present(pirq_440gx)) 97462306a36Sopenharmony_ci return 0; 97562306a36Sopenharmony_ci 97662306a36Sopenharmony_ci switch (device) { 97762306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82375: 97862306a36Sopenharmony_ci r->name = "PCEB/ESC"; 97962306a36Sopenharmony_ci r->get = pirq_esc_get; 98062306a36Sopenharmony_ci r->set = pirq_esc_set; 98162306a36Sopenharmony_ci return 1; 98262306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82371FB_0: 98362306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82371SB_0: 98462306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82371AB_0: 98562306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82371MX: 98662306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82443MX_0: 98762306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82801AA_0: 98862306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82801AB_0: 98962306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82801BA_0: 99062306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82801BA_10: 99162306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82801CA_0: 99262306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82801CA_12: 99362306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82801DB_0: 99462306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82801E_0: 99562306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82801EB_0: 99662306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ESB_1: 99762306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH6_0: 99862306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH6_1: 99962306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH7_0: 100062306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH7_1: 100162306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH7_30: 100262306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH7_31: 100362306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_TGP_LPC: 100462306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ESB2_0: 100562306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH8_0: 100662306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH8_1: 100762306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH8_2: 100862306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH8_3: 100962306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH8_4: 101062306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH9_0: 101162306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH9_1: 101262306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH9_2: 101362306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH9_3: 101462306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH9_4: 101562306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH9_5: 101662306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_EP80579_0: 101762306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH10_0: 101862306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH10_1: 101962306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH10_2: 102062306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_ICH10_3: 102162306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_PATSBURG_LPC_0: 102262306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_PATSBURG_LPC_1: 102362306a36Sopenharmony_ci r->name = "PIIX/ICH"; 102462306a36Sopenharmony_ci r->get = pirq_piix_get; 102562306a36Sopenharmony_ci r->set = pirq_piix_set; 102662306a36Sopenharmony_ci return 1; 102762306a36Sopenharmony_ci case PCI_DEVICE_ID_INTEL_82425: 102862306a36Sopenharmony_ci r->name = "PSC/IB"; 102962306a36Sopenharmony_ci r->get = pirq_ib_get; 103062306a36Sopenharmony_ci r->set = pirq_ib_set; 103162306a36Sopenharmony_ci return 1; 103262306a36Sopenharmony_ci } 103362306a36Sopenharmony_ci 103462306a36Sopenharmony_ci if ((device >= PCI_DEVICE_ID_INTEL_5_3400_SERIES_LPC_MIN && 103562306a36Sopenharmony_ci device <= PCI_DEVICE_ID_INTEL_5_3400_SERIES_LPC_MAX) 103662306a36Sopenharmony_ci || (device >= PCI_DEVICE_ID_INTEL_COUGARPOINT_LPC_MIN && 103762306a36Sopenharmony_ci device <= PCI_DEVICE_ID_INTEL_COUGARPOINT_LPC_MAX) 103862306a36Sopenharmony_ci || (device >= PCI_DEVICE_ID_INTEL_DH89XXCC_LPC_MIN && 103962306a36Sopenharmony_ci device <= PCI_DEVICE_ID_INTEL_DH89XXCC_LPC_MAX) 104062306a36Sopenharmony_ci || (device >= PCI_DEVICE_ID_INTEL_PANTHERPOINT_LPC_MIN && 104162306a36Sopenharmony_ci device <= PCI_DEVICE_ID_INTEL_PANTHERPOINT_LPC_MAX)) { 104262306a36Sopenharmony_ci r->name = "PIIX/ICH"; 104362306a36Sopenharmony_ci r->get = pirq_piix_get; 104462306a36Sopenharmony_ci r->set = pirq_piix_set; 104562306a36Sopenharmony_ci return 1; 104662306a36Sopenharmony_ci } 104762306a36Sopenharmony_ci 104862306a36Sopenharmony_ci return 0; 104962306a36Sopenharmony_ci} 105062306a36Sopenharmony_ci 105162306a36Sopenharmony_cistatic __init int via_router_probe(struct irq_router *r, 105262306a36Sopenharmony_ci struct pci_dev *router, u16 device) 105362306a36Sopenharmony_ci{ 105462306a36Sopenharmony_ci /* FIXME: We should move some of the quirk fixup stuff here */ 105562306a36Sopenharmony_ci 105662306a36Sopenharmony_ci /* 105762306a36Sopenharmony_ci * workarounds for some buggy BIOSes 105862306a36Sopenharmony_ci */ 105962306a36Sopenharmony_ci if (device == PCI_DEVICE_ID_VIA_82C586_0) { 106062306a36Sopenharmony_ci switch (router->device) { 106162306a36Sopenharmony_ci case PCI_DEVICE_ID_VIA_82C686: 106262306a36Sopenharmony_ci /* 106362306a36Sopenharmony_ci * Asus k7m bios wrongly reports 82C686A 106462306a36Sopenharmony_ci * as 586-compatible 106562306a36Sopenharmony_ci */ 106662306a36Sopenharmony_ci device = PCI_DEVICE_ID_VIA_82C686; 106762306a36Sopenharmony_ci break; 106862306a36Sopenharmony_ci case PCI_DEVICE_ID_VIA_8235: 106962306a36Sopenharmony_ci /** 107062306a36Sopenharmony_ci * Asus a7v-x bios wrongly reports 8235 107162306a36Sopenharmony_ci * as 586-compatible 107262306a36Sopenharmony_ci */ 107362306a36Sopenharmony_ci device = PCI_DEVICE_ID_VIA_8235; 107462306a36Sopenharmony_ci break; 107562306a36Sopenharmony_ci case PCI_DEVICE_ID_VIA_8237: 107662306a36Sopenharmony_ci /** 107762306a36Sopenharmony_ci * Asus a7v600 bios wrongly reports 8237 107862306a36Sopenharmony_ci * as 586-compatible 107962306a36Sopenharmony_ci */ 108062306a36Sopenharmony_ci device = PCI_DEVICE_ID_VIA_8237; 108162306a36Sopenharmony_ci break; 108262306a36Sopenharmony_ci } 108362306a36Sopenharmony_ci } 108462306a36Sopenharmony_ci 108562306a36Sopenharmony_ci switch (device) { 108662306a36Sopenharmony_ci case PCI_DEVICE_ID_VIA_82C586_0: 108762306a36Sopenharmony_ci r->name = "VIA"; 108862306a36Sopenharmony_ci r->get = pirq_via586_get; 108962306a36Sopenharmony_ci r->set = pirq_via586_set; 109062306a36Sopenharmony_ci return 1; 109162306a36Sopenharmony_ci case PCI_DEVICE_ID_VIA_82C596: 109262306a36Sopenharmony_ci case PCI_DEVICE_ID_VIA_82C686: 109362306a36Sopenharmony_ci case PCI_DEVICE_ID_VIA_8231: 109462306a36Sopenharmony_ci case PCI_DEVICE_ID_VIA_8233A: 109562306a36Sopenharmony_ci case PCI_DEVICE_ID_VIA_8235: 109662306a36Sopenharmony_ci case PCI_DEVICE_ID_VIA_8237: 109762306a36Sopenharmony_ci /* FIXME: add new ones for 8233/5 */ 109862306a36Sopenharmony_ci r->name = "VIA"; 109962306a36Sopenharmony_ci r->get = pirq_via_get; 110062306a36Sopenharmony_ci r->set = pirq_via_set; 110162306a36Sopenharmony_ci return 1; 110262306a36Sopenharmony_ci } 110362306a36Sopenharmony_ci return 0; 110462306a36Sopenharmony_ci} 110562306a36Sopenharmony_ci 110662306a36Sopenharmony_cistatic __init int vlsi_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) 110762306a36Sopenharmony_ci{ 110862306a36Sopenharmony_ci switch (device) { 110962306a36Sopenharmony_ci case PCI_DEVICE_ID_VLSI_82C534: 111062306a36Sopenharmony_ci r->name = "VLSI 82C534"; 111162306a36Sopenharmony_ci r->get = pirq_vlsi_get; 111262306a36Sopenharmony_ci r->set = pirq_vlsi_set; 111362306a36Sopenharmony_ci return 1; 111462306a36Sopenharmony_ci } 111562306a36Sopenharmony_ci return 0; 111662306a36Sopenharmony_ci} 111762306a36Sopenharmony_ci 111862306a36Sopenharmony_ci 111962306a36Sopenharmony_cistatic __init int serverworks_router_probe(struct irq_router *r, 112062306a36Sopenharmony_ci struct pci_dev *router, u16 device) 112162306a36Sopenharmony_ci{ 112262306a36Sopenharmony_ci switch (device) { 112362306a36Sopenharmony_ci case PCI_DEVICE_ID_SERVERWORKS_OSB4: 112462306a36Sopenharmony_ci case PCI_DEVICE_ID_SERVERWORKS_CSB5: 112562306a36Sopenharmony_ci r->name = "ServerWorks"; 112662306a36Sopenharmony_ci r->get = pirq_serverworks_get; 112762306a36Sopenharmony_ci r->set = pirq_serverworks_set; 112862306a36Sopenharmony_ci return 1; 112962306a36Sopenharmony_ci } 113062306a36Sopenharmony_ci return 0; 113162306a36Sopenharmony_ci} 113262306a36Sopenharmony_ci 113362306a36Sopenharmony_cistatic __init int sis_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) 113462306a36Sopenharmony_ci{ 113562306a36Sopenharmony_ci switch (device) { 113662306a36Sopenharmony_ci case PCI_DEVICE_ID_SI_496: 113762306a36Sopenharmony_ci r->name = "SiS85C497"; 113862306a36Sopenharmony_ci r->get = pirq_sis497_get; 113962306a36Sopenharmony_ci r->set = pirq_sis497_set; 114062306a36Sopenharmony_ci return 1; 114162306a36Sopenharmony_ci case PCI_DEVICE_ID_SI_503: 114262306a36Sopenharmony_ci r->name = "SiS85C503"; 114362306a36Sopenharmony_ci r->get = pirq_sis503_get; 114462306a36Sopenharmony_ci r->set = pirq_sis503_set; 114562306a36Sopenharmony_ci return 1; 114662306a36Sopenharmony_ci } 114762306a36Sopenharmony_ci return 0; 114862306a36Sopenharmony_ci} 114962306a36Sopenharmony_ci 115062306a36Sopenharmony_cistatic __init int cyrix_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) 115162306a36Sopenharmony_ci{ 115262306a36Sopenharmony_ci switch (device) { 115362306a36Sopenharmony_ci case PCI_DEVICE_ID_CYRIX_5520: 115462306a36Sopenharmony_ci r->name = "NatSemi"; 115562306a36Sopenharmony_ci r->get = pirq_cyrix_get; 115662306a36Sopenharmony_ci r->set = pirq_cyrix_set; 115762306a36Sopenharmony_ci return 1; 115862306a36Sopenharmony_ci } 115962306a36Sopenharmony_ci return 0; 116062306a36Sopenharmony_ci} 116162306a36Sopenharmony_ci 116262306a36Sopenharmony_cistatic __init int opti_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) 116362306a36Sopenharmony_ci{ 116462306a36Sopenharmony_ci switch (device) { 116562306a36Sopenharmony_ci case PCI_DEVICE_ID_OPTI_82C700: 116662306a36Sopenharmony_ci r->name = "OPTI"; 116762306a36Sopenharmony_ci r->get = pirq_opti_get; 116862306a36Sopenharmony_ci r->set = pirq_opti_set; 116962306a36Sopenharmony_ci return 1; 117062306a36Sopenharmony_ci } 117162306a36Sopenharmony_ci return 0; 117262306a36Sopenharmony_ci} 117362306a36Sopenharmony_ci 117462306a36Sopenharmony_cistatic __init int ite_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) 117562306a36Sopenharmony_ci{ 117662306a36Sopenharmony_ci switch (device) { 117762306a36Sopenharmony_ci case PCI_DEVICE_ID_ITE_IT8330G_0: 117862306a36Sopenharmony_ci r->name = "ITE"; 117962306a36Sopenharmony_ci r->get = pirq_ite_get; 118062306a36Sopenharmony_ci r->set = pirq_ite_set; 118162306a36Sopenharmony_ci return 1; 118262306a36Sopenharmony_ci } 118362306a36Sopenharmony_ci return 0; 118462306a36Sopenharmony_ci} 118562306a36Sopenharmony_ci 118662306a36Sopenharmony_cistatic __init int ali_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) 118762306a36Sopenharmony_ci{ 118862306a36Sopenharmony_ci switch (device) { 118962306a36Sopenharmony_ci case PCI_DEVICE_ID_AL_M1489: 119062306a36Sopenharmony_ci r->name = "FinALi"; 119162306a36Sopenharmony_ci r->get = pirq_finali_get; 119262306a36Sopenharmony_ci r->set = pirq_finali_set; 119362306a36Sopenharmony_ci r->lvl = pirq_finali_lvl; 119462306a36Sopenharmony_ci return 1; 119562306a36Sopenharmony_ci case PCI_DEVICE_ID_AL_M1533: 119662306a36Sopenharmony_ci case PCI_DEVICE_ID_AL_M1563: 119762306a36Sopenharmony_ci r->name = "ALI"; 119862306a36Sopenharmony_ci r->get = pirq_ali_get; 119962306a36Sopenharmony_ci r->set = pirq_ali_set; 120062306a36Sopenharmony_ci return 1; 120162306a36Sopenharmony_ci } 120262306a36Sopenharmony_ci return 0; 120362306a36Sopenharmony_ci} 120462306a36Sopenharmony_ci 120562306a36Sopenharmony_cistatic __init int amd_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) 120662306a36Sopenharmony_ci{ 120762306a36Sopenharmony_ci switch (device) { 120862306a36Sopenharmony_ci case PCI_DEVICE_ID_AMD_VIPER_740B: 120962306a36Sopenharmony_ci r->name = "AMD756"; 121062306a36Sopenharmony_ci break; 121162306a36Sopenharmony_ci case PCI_DEVICE_ID_AMD_VIPER_7413: 121262306a36Sopenharmony_ci r->name = "AMD766"; 121362306a36Sopenharmony_ci break; 121462306a36Sopenharmony_ci case PCI_DEVICE_ID_AMD_VIPER_7443: 121562306a36Sopenharmony_ci r->name = "AMD768"; 121662306a36Sopenharmony_ci break; 121762306a36Sopenharmony_ci default: 121862306a36Sopenharmony_ci return 0; 121962306a36Sopenharmony_ci } 122062306a36Sopenharmony_ci r->get = pirq_amd756_get; 122162306a36Sopenharmony_ci r->set = pirq_amd756_set; 122262306a36Sopenharmony_ci return 1; 122362306a36Sopenharmony_ci} 122462306a36Sopenharmony_ci 122562306a36Sopenharmony_cistatic __init int pico_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) 122662306a36Sopenharmony_ci{ 122762306a36Sopenharmony_ci switch (device) { 122862306a36Sopenharmony_ci case PCI_DEVICE_ID_PICOPOWER_PT86C523: 122962306a36Sopenharmony_ci r->name = "PicoPower PT86C523"; 123062306a36Sopenharmony_ci r->get = pirq_pico_get; 123162306a36Sopenharmony_ci r->set = pirq_pico_set; 123262306a36Sopenharmony_ci return 1; 123362306a36Sopenharmony_ci 123462306a36Sopenharmony_ci case PCI_DEVICE_ID_PICOPOWER_PT86C523BBP: 123562306a36Sopenharmony_ci r->name = "PicoPower PT86C523 rev. BB+"; 123662306a36Sopenharmony_ci r->get = pirq_pico_get; 123762306a36Sopenharmony_ci r->set = pirq_pico_set; 123862306a36Sopenharmony_ci return 1; 123962306a36Sopenharmony_ci } 124062306a36Sopenharmony_ci return 0; 124162306a36Sopenharmony_ci} 124262306a36Sopenharmony_ci 124362306a36Sopenharmony_cistatic __initdata struct irq_router_handler pirq_routers[] = { 124462306a36Sopenharmony_ci { PCI_VENDOR_ID_INTEL, intel_router_probe }, 124562306a36Sopenharmony_ci { PCI_VENDOR_ID_AL, ali_router_probe }, 124662306a36Sopenharmony_ci { PCI_VENDOR_ID_ITE, ite_router_probe }, 124762306a36Sopenharmony_ci { PCI_VENDOR_ID_VIA, via_router_probe }, 124862306a36Sopenharmony_ci { PCI_VENDOR_ID_OPTI, opti_router_probe }, 124962306a36Sopenharmony_ci { PCI_VENDOR_ID_SI, sis_router_probe }, 125062306a36Sopenharmony_ci { PCI_VENDOR_ID_CYRIX, cyrix_router_probe }, 125162306a36Sopenharmony_ci { PCI_VENDOR_ID_VLSI, vlsi_router_probe }, 125262306a36Sopenharmony_ci { PCI_VENDOR_ID_SERVERWORKS, serverworks_router_probe }, 125362306a36Sopenharmony_ci { PCI_VENDOR_ID_AMD, amd_router_probe }, 125462306a36Sopenharmony_ci { PCI_VENDOR_ID_PICOPOWER, pico_router_probe }, 125562306a36Sopenharmony_ci /* Someone with docs needs to add the ATI Radeon IGP */ 125662306a36Sopenharmony_ci { 0, NULL } 125762306a36Sopenharmony_ci}; 125862306a36Sopenharmony_cistatic struct irq_router pirq_router; 125962306a36Sopenharmony_cistatic struct pci_dev *pirq_router_dev; 126062306a36Sopenharmony_ci 126162306a36Sopenharmony_ci 126262306a36Sopenharmony_ci/* 126362306a36Sopenharmony_ci * FIXME: should we have an option to say "generic for 126462306a36Sopenharmony_ci * chipset" ? 126562306a36Sopenharmony_ci */ 126662306a36Sopenharmony_ci 126762306a36Sopenharmony_cistatic bool __init pirq_try_router(struct irq_router *r, 126862306a36Sopenharmony_ci struct irq_routing_table *rt, 126962306a36Sopenharmony_ci struct pci_dev *dev) 127062306a36Sopenharmony_ci{ 127162306a36Sopenharmony_ci struct irq_router_handler *h; 127262306a36Sopenharmony_ci 127362306a36Sopenharmony_ci DBG(KERN_DEBUG "PCI: Trying IRQ router for [%04x:%04x]\n", 127462306a36Sopenharmony_ci dev->vendor, dev->device); 127562306a36Sopenharmony_ci 127662306a36Sopenharmony_ci for (h = pirq_routers; h->vendor; h++) { 127762306a36Sopenharmony_ci /* First look for a router match */ 127862306a36Sopenharmony_ci if (rt->rtr_vendor == h->vendor && 127962306a36Sopenharmony_ci h->probe(r, dev, rt->rtr_device)) 128062306a36Sopenharmony_ci return true; 128162306a36Sopenharmony_ci /* Fall back to a device match */ 128262306a36Sopenharmony_ci if (dev->vendor == h->vendor && 128362306a36Sopenharmony_ci h->probe(r, dev, dev->device)) 128462306a36Sopenharmony_ci return true; 128562306a36Sopenharmony_ci } 128662306a36Sopenharmony_ci return false; 128762306a36Sopenharmony_ci} 128862306a36Sopenharmony_ci 128962306a36Sopenharmony_cistatic void __init pirq_find_router(struct irq_router *r) 129062306a36Sopenharmony_ci{ 129162306a36Sopenharmony_ci struct irq_routing_table *rt = pirq_table; 129262306a36Sopenharmony_ci struct pci_dev *dev; 129362306a36Sopenharmony_ci 129462306a36Sopenharmony_ci#ifdef CONFIG_PCI_BIOS 129562306a36Sopenharmony_ci if (!rt->signature) { 129662306a36Sopenharmony_ci printk(KERN_INFO "PCI: Using BIOS for IRQ routing\n"); 129762306a36Sopenharmony_ci r->set = pirq_bios_set; 129862306a36Sopenharmony_ci r->name = "BIOS"; 129962306a36Sopenharmony_ci return; 130062306a36Sopenharmony_ci } 130162306a36Sopenharmony_ci#endif 130262306a36Sopenharmony_ci 130362306a36Sopenharmony_ci /* Default unless a driver reloads it */ 130462306a36Sopenharmony_ci r->name = "default"; 130562306a36Sopenharmony_ci r->get = NULL; 130662306a36Sopenharmony_ci r->set = NULL; 130762306a36Sopenharmony_ci 130862306a36Sopenharmony_ci DBG(KERN_DEBUG "PCI: Attempting to find IRQ router for [%04x:%04x]\n", 130962306a36Sopenharmony_ci rt->rtr_vendor, rt->rtr_device); 131062306a36Sopenharmony_ci 131162306a36Sopenharmony_ci /* Use any vendor:device provided by the routing table or try all. */ 131262306a36Sopenharmony_ci if (rt->rtr_vendor) { 131362306a36Sopenharmony_ci dev = pci_get_domain_bus_and_slot(0, rt->rtr_bus, 131462306a36Sopenharmony_ci rt->rtr_devfn); 131562306a36Sopenharmony_ci if (dev && pirq_try_router(r, rt, dev)) 131662306a36Sopenharmony_ci pirq_router_dev = dev; 131762306a36Sopenharmony_ci } else { 131862306a36Sopenharmony_ci dev = NULL; 131962306a36Sopenharmony_ci for_each_pci_dev(dev) { 132062306a36Sopenharmony_ci if (pirq_try_router(r, rt, dev)) { 132162306a36Sopenharmony_ci pirq_router_dev = dev; 132262306a36Sopenharmony_ci break; 132362306a36Sopenharmony_ci } 132462306a36Sopenharmony_ci } 132562306a36Sopenharmony_ci } 132662306a36Sopenharmony_ci 132762306a36Sopenharmony_ci if (pirq_router_dev) 132862306a36Sopenharmony_ci dev_info(&pirq_router_dev->dev, "%s IRQ router [%04x:%04x]\n", 132962306a36Sopenharmony_ci pirq_router.name, 133062306a36Sopenharmony_ci pirq_router_dev->vendor, pirq_router_dev->device); 133162306a36Sopenharmony_ci else 133262306a36Sopenharmony_ci DBG(KERN_DEBUG "PCI: Interrupt router not found at " 133362306a36Sopenharmony_ci "%02x:%02x\n", rt->rtr_bus, rt->rtr_devfn); 133462306a36Sopenharmony_ci 133562306a36Sopenharmony_ci /* The device remains referenced for the kernel lifetime */ 133662306a36Sopenharmony_ci} 133762306a36Sopenharmony_ci 133862306a36Sopenharmony_ci/* 133962306a36Sopenharmony_ci * We're supposed to match on the PCI device only and not the function, 134062306a36Sopenharmony_ci * but some BIOSes build their tables with the PCI function included 134162306a36Sopenharmony_ci * for motherboard devices, so if a complete match is found, then give 134262306a36Sopenharmony_ci * it precedence over a slot match. 134362306a36Sopenharmony_ci */ 134462306a36Sopenharmony_cistatic struct irq_info *pirq_get_dev_info(struct pci_dev *dev) 134562306a36Sopenharmony_ci{ 134662306a36Sopenharmony_ci struct irq_routing_table *rt = pirq_table; 134762306a36Sopenharmony_ci int entries = (rt->size - sizeof(struct irq_routing_table)) / 134862306a36Sopenharmony_ci sizeof(struct irq_info); 134962306a36Sopenharmony_ci struct irq_info *slotinfo = NULL; 135062306a36Sopenharmony_ci struct irq_info *info; 135162306a36Sopenharmony_ci 135262306a36Sopenharmony_ci for (info = rt->slots; entries--; info++) 135362306a36Sopenharmony_ci if (info->bus == dev->bus->number) { 135462306a36Sopenharmony_ci if (info->devfn == dev->devfn) 135562306a36Sopenharmony_ci return info; 135662306a36Sopenharmony_ci if (!slotinfo && 135762306a36Sopenharmony_ci PCI_SLOT(info->devfn) == PCI_SLOT(dev->devfn)) 135862306a36Sopenharmony_ci slotinfo = info; 135962306a36Sopenharmony_ci } 136062306a36Sopenharmony_ci return slotinfo; 136162306a36Sopenharmony_ci} 136262306a36Sopenharmony_ci 136362306a36Sopenharmony_ci/* 136462306a36Sopenharmony_ci * Buses behind bridges are typically not listed in the PIRQ routing table. 136562306a36Sopenharmony_ci * Do the usual dance then and walk the tree of bridges up adjusting the 136662306a36Sopenharmony_ci * pin number accordingly on the way until the originating root bus device 136762306a36Sopenharmony_ci * has been reached and then use its routing information. 136862306a36Sopenharmony_ci */ 136962306a36Sopenharmony_cistatic struct irq_info *pirq_get_info(struct pci_dev *dev, u8 *pin) 137062306a36Sopenharmony_ci{ 137162306a36Sopenharmony_ci struct pci_dev *temp_dev = dev; 137262306a36Sopenharmony_ci struct irq_info *info; 137362306a36Sopenharmony_ci u8 temp_pin = *pin; 137462306a36Sopenharmony_ci u8 dpin = temp_pin; 137562306a36Sopenharmony_ci 137662306a36Sopenharmony_ci info = pirq_get_dev_info(dev); 137762306a36Sopenharmony_ci while (!info && temp_dev->bus->parent) { 137862306a36Sopenharmony_ci struct pci_dev *bridge = temp_dev->bus->self; 137962306a36Sopenharmony_ci 138062306a36Sopenharmony_ci temp_pin = pci_swizzle_interrupt_pin(temp_dev, temp_pin); 138162306a36Sopenharmony_ci info = pirq_get_dev_info(bridge); 138262306a36Sopenharmony_ci if (info) 138362306a36Sopenharmony_ci dev_warn(&dev->dev, 138462306a36Sopenharmony_ci "using bridge %s INT %c to get INT %c\n", 138562306a36Sopenharmony_ci pci_name(bridge), 138662306a36Sopenharmony_ci 'A' + temp_pin - 1, 'A' + dpin - 1); 138762306a36Sopenharmony_ci 138862306a36Sopenharmony_ci temp_dev = bridge; 138962306a36Sopenharmony_ci } 139062306a36Sopenharmony_ci *pin = temp_pin; 139162306a36Sopenharmony_ci return info; 139262306a36Sopenharmony_ci} 139362306a36Sopenharmony_ci 139462306a36Sopenharmony_cistatic int pcibios_lookup_irq(struct pci_dev *dev, int assign) 139562306a36Sopenharmony_ci{ 139662306a36Sopenharmony_ci struct irq_info *info; 139762306a36Sopenharmony_ci int i, pirq, newirq; 139862306a36Sopenharmony_ci u8 dpin, pin; 139962306a36Sopenharmony_ci int irq = 0; 140062306a36Sopenharmony_ci u32 mask; 140162306a36Sopenharmony_ci struct irq_router *r = &pirq_router; 140262306a36Sopenharmony_ci struct pci_dev *dev2 = NULL; 140362306a36Sopenharmony_ci char *msg = NULL; 140462306a36Sopenharmony_ci 140562306a36Sopenharmony_ci /* Find IRQ pin */ 140662306a36Sopenharmony_ci pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &dpin); 140762306a36Sopenharmony_ci if (!dpin) { 140862306a36Sopenharmony_ci dev_dbg(&dev->dev, "no interrupt pin\n"); 140962306a36Sopenharmony_ci return 0; 141062306a36Sopenharmony_ci } 141162306a36Sopenharmony_ci 141262306a36Sopenharmony_ci if (io_apic_assign_pci_irqs) 141362306a36Sopenharmony_ci return 0; 141462306a36Sopenharmony_ci 141562306a36Sopenharmony_ci /* Find IRQ routing entry */ 141662306a36Sopenharmony_ci 141762306a36Sopenharmony_ci if (!pirq_table) 141862306a36Sopenharmony_ci return 0; 141962306a36Sopenharmony_ci 142062306a36Sopenharmony_ci pin = dpin; 142162306a36Sopenharmony_ci info = pirq_get_info(dev, &pin); 142262306a36Sopenharmony_ci if (!info) { 142362306a36Sopenharmony_ci dev_dbg(&dev->dev, "PCI INT %c not found in routing table\n", 142462306a36Sopenharmony_ci 'A' + dpin - 1); 142562306a36Sopenharmony_ci return 0; 142662306a36Sopenharmony_ci } 142762306a36Sopenharmony_ci pirq = info->irq[pin - 1].link; 142862306a36Sopenharmony_ci mask = info->irq[pin - 1].bitmap; 142962306a36Sopenharmony_ci if (!pirq) { 143062306a36Sopenharmony_ci dev_dbg(&dev->dev, "PCI INT %c not routed\n", 'A' + dpin - 1); 143162306a36Sopenharmony_ci return 0; 143262306a36Sopenharmony_ci } 143362306a36Sopenharmony_ci dev_dbg(&dev->dev, "PCI INT %c -> PIRQ %02x, mask %04x, excl %04x", 143462306a36Sopenharmony_ci 'A' + dpin - 1, pirq, mask, pirq_table->exclusive_irqs); 143562306a36Sopenharmony_ci mask &= pcibios_irq_mask; 143662306a36Sopenharmony_ci 143762306a36Sopenharmony_ci /* Work around broken HP Pavilion Notebooks which assign USB to 143862306a36Sopenharmony_ci IRQ 9 even though it is actually wired to IRQ 11 */ 143962306a36Sopenharmony_ci 144062306a36Sopenharmony_ci if (broken_hp_bios_irq9 && pirq == 0x59 && dev->irq == 9) { 144162306a36Sopenharmony_ci dev->irq = 11; 144262306a36Sopenharmony_ci pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11); 144362306a36Sopenharmony_ci r->set(pirq_router_dev, dev, pirq, 11); 144462306a36Sopenharmony_ci } 144562306a36Sopenharmony_ci 144662306a36Sopenharmony_ci /* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */ 144762306a36Sopenharmony_ci if (acer_tm360_irqrouting && dev->irq == 11 && 144862306a36Sopenharmony_ci dev->vendor == PCI_VENDOR_ID_O2) { 144962306a36Sopenharmony_ci pirq = 0x68; 145062306a36Sopenharmony_ci mask = 0x400; 145162306a36Sopenharmony_ci dev->irq = r->get(pirq_router_dev, dev, pirq); 145262306a36Sopenharmony_ci pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq); 145362306a36Sopenharmony_ci } 145462306a36Sopenharmony_ci 145562306a36Sopenharmony_ci /* 145662306a36Sopenharmony_ci * Find the best IRQ to assign: use the one 145762306a36Sopenharmony_ci * reported by the device if possible. 145862306a36Sopenharmony_ci */ 145962306a36Sopenharmony_ci newirq = dev->irq; 146062306a36Sopenharmony_ci if (newirq && !((1 << newirq) & mask)) { 146162306a36Sopenharmony_ci if (pci_probe & PCI_USE_PIRQ_MASK) 146262306a36Sopenharmony_ci newirq = 0; 146362306a36Sopenharmony_ci else 146462306a36Sopenharmony_ci dev_warn(&dev->dev, "IRQ %d doesn't match PIRQ mask " 146562306a36Sopenharmony_ci "%#x; try pci=usepirqmask\n", newirq, mask); 146662306a36Sopenharmony_ci } 146762306a36Sopenharmony_ci if (!newirq && assign) { 146862306a36Sopenharmony_ci for (i = 0; i < 16; i++) { 146962306a36Sopenharmony_ci if (!(mask & (1 << i))) 147062306a36Sopenharmony_ci continue; 147162306a36Sopenharmony_ci if (pirq_penalty[i] < pirq_penalty[newirq] && 147262306a36Sopenharmony_ci can_request_irq(i, IRQF_SHARED)) 147362306a36Sopenharmony_ci newirq = i; 147462306a36Sopenharmony_ci } 147562306a36Sopenharmony_ci } 147662306a36Sopenharmony_ci dev_dbg(&dev->dev, "PCI INT %c -> newirq %d", 'A' + dpin - 1, newirq); 147762306a36Sopenharmony_ci 147862306a36Sopenharmony_ci /* Check if it is hardcoded */ 147962306a36Sopenharmony_ci if ((pirq & 0xf0) == 0xf0) { 148062306a36Sopenharmony_ci irq = pirq & 0xf; 148162306a36Sopenharmony_ci msg = "hardcoded"; 148262306a36Sopenharmony_ci } else if (r->get && (irq = r->get(pirq_router_dev, dev, pirq)) && \ 148362306a36Sopenharmony_ci ((!(pci_probe & PCI_USE_PIRQ_MASK)) || ((1 << irq) & mask))) { 148462306a36Sopenharmony_ci msg = "found"; 148562306a36Sopenharmony_ci if (r->lvl) 148662306a36Sopenharmony_ci r->lvl(pirq_router_dev, dev, pirq, irq); 148762306a36Sopenharmony_ci else 148862306a36Sopenharmony_ci elcr_set_level_irq(irq); 148962306a36Sopenharmony_ci } else if (newirq && r->set && 149062306a36Sopenharmony_ci (dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) { 149162306a36Sopenharmony_ci if (r->set(pirq_router_dev, dev, pirq, newirq)) { 149262306a36Sopenharmony_ci if (r->lvl) 149362306a36Sopenharmony_ci r->lvl(pirq_router_dev, dev, pirq, newirq); 149462306a36Sopenharmony_ci else 149562306a36Sopenharmony_ci elcr_set_level_irq(newirq); 149662306a36Sopenharmony_ci msg = "assigned"; 149762306a36Sopenharmony_ci irq = newirq; 149862306a36Sopenharmony_ci } 149962306a36Sopenharmony_ci } 150062306a36Sopenharmony_ci 150162306a36Sopenharmony_ci if (!irq) { 150262306a36Sopenharmony_ci if (newirq && mask == (1 << newirq)) { 150362306a36Sopenharmony_ci msg = "guessed"; 150462306a36Sopenharmony_ci irq = newirq; 150562306a36Sopenharmony_ci } else { 150662306a36Sopenharmony_ci dev_dbg(&dev->dev, "can't route interrupt\n"); 150762306a36Sopenharmony_ci return 0; 150862306a36Sopenharmony_ci } 150962306a36Sopenharmony_ci } 151062306a36Sopenharmony_ci dev_info(&dev->dev, "%s PCI INT %c -> IRQ %d\n", 151162306a36Sopenharmony_ci msg, 'A' + dpin - 1, irq); 151262306a36Sopenharmony_ci 151362306a36Sopenharmony_ci /* Update IRQ for all devices with the same pirq value */ 151462306a36Sopenharmony_ci for_each_pci_dev(dev2) { 151562306a36Sopenharmony_ci pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &dpin); 151662306a36Sopenharmony_ci if (!dpin) 151762306a36Sopenharmony_ci continue; 151862306a36Sopenharmony_ci 151962306a36Sopenharmony_ci pin = dpin; 152062306a36Sopenharmony_ci info = pirq_get_info(dev2, &pin); 152162306a36Sopenharmony_ci if (!info) 152262306a36Sopenharmony_ci continue; 152362306a36Sopenharmony_ci if (info->irq[pin - 1].link == pirq) { 152462306a36Sopenharmony_ci /* 152562306a36Sopenharmony_ci * We refuse to override the dev->irq 152662306a36Sopenharmony_ci * information. Give a warning! 152762306a36Sopenharmony_ci */ 152862306a36Sopenharmony_ci if (dev2->irq && dev2->irq != irq && \ 152962306a36Sopenharmony_ci (!(pci_probe & PCI_USE_PIRQ_MASK) || \ 153062306a36Sopenharmony_ci ((1 << dev2->irq) & mask))) { 153162306a36Sopenharmony_ci#ifndef CONFIG_PCI_MSI 153262306a36Sopenharmony_ci dev_info(&dev2->dev, "IRQ routing conflict: " 153362306a36Sopenharmony_ci "have IRQ %d, want IRQ %d\n", 153462306a36Sopenharmony_ci dev2->irq, irq); 153562306a36Sopenharmony_ci#endif 153662306a36Sopenharmony_ci continue; 153762306a36Sopenharmony_ci } 153862306a36Sopenharmony_ci dev2->irq = irq; 153962306a36Sopenharmony_ci pirq_penalty[irq]++; 154062306a36Sopenharmony_ci if (dev != dev2) 154162306a36Sopenharmony_ci dev_info(&dev->dev, "sharing IRQ %d with %s\n", 154262306a36Sopenharmony_ci irq, pci_name(dev2)); 154362306a36Sopenharmony_ci } 154462306a36Sopenharmony_ci } 154562306a36Sopenharmony_ci return 1; 154662306a36Sopenharmony_ci} 154762306a36Sopenharmony_ci 154862306a36Sopenharmony_civoid __init pcibios_fixup_irqs(void) 154962306a36Sopenharmony_ci{ 155062306a36Sopenharmony_ci struct pci_dev *dev = NULL; 155162306a36Sopenharmony_ci u8 pin; 155262306a36Sopenharmony_ci 155362306a36Sopenharmony_ci DBG(KERN_DEBUG "PCI: IRQ fixup\n"); 155462306a36Sopenharmony_ci for_each_pci_dev(dev) { 155562306a36Sopenharmony_ci /* 155662306a36Sopenharmony_ci * If the BIOS has set an out of range IRQ number, just 155762306a36Sopenharmony_ci * ignore it. Also keep track of which IRQ's are 155862306a36Sopenharmony_ci * already in use. 155962306a36Sopenharmony_ci */ 156062306a36Sopenharmony_ci if (dev->irq >= 16) { 156162306a36Sopenharmony_ci dev_dbg(&dev->dev, "ignoring bogus IRQ %d\n", dev->irq); 156262306a36Sopenharmony_ci dev->irq = 0; 156362306a36Sopenharmony_ci } 156462306a36Sopenharmony_ci /* 156562306a36Sopenharmony_ci * If the IRQ is already assigned to a PCI device, 156662306a36Sopenharmony_ci * ignore its ISA use penalty 156762306a36Sopenharmony_ci */ 156862306a36Sopenharmony_ci if (pirq_penalty[dev->irq] >= 100 && 156962306a36Sopenharmony_ci pirq_penalty[dev->irq] < 100000) 157062306a36Sopenharmony_ci pirq_penalty[dev->irq] = 0; 157162306a36Sopenharmony_ci pirq_penalty[dev->irq]++; 157262306a36Sopenharmony_ci } 157362306a36Sopenharmony_ci 157462306a36Sopenharmony_ci if (io_apic_assign_pci_irqs) 157562306a36Sopenharmony_ci return; 157662306a36Sopenharmony_ci 157762306a36Sopenharmony_ci dev = NULL; 157862306a36Sopenharmony_ci for_each_pci_dev(dev) { 157962306a36Sopenharmony_ci pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin); 158062306a36Sopenharmony_ci if (!pin) 158162306a36Sopenharmony_ci continue; 158262306a36Sopenharmony_ci 158362306a36Sopenharmony_ci /* 158462306a36Sopenharmony_ci * Still no IRQ? Try to lookup one... 158562306a36Sopenharmony_ci */ 158662306a36Sopenharmony_ci if (!dev->irq) 158762306a36Sopenharmony_ci pcibios_lookup_irq(dev, 0); 158862306a36Sopenharmony_ci } 158962306a36Sopenharmony_ci} 159062306a36Sopenharmony_ci 159162306a36Sopenharmony_ci/* 159262306a36Sopenharmony_ci * Work around broken HP Pavilion Notebooks which assign USB to 159362306a36Sopenharmony_ci * IRQ 9 even though it is actually wired to IRQ 11 159462306a36Sopenharmony_ci */ 159562306a36Sopenharmony_cistatic int __init fix_broken_hp_bios_irq9(const struct dmi_system_id *d) 159662306a36Sopenharmony_ci{ 159762306a36Sopenharmony_ci if (!broken_hp_bios_irq9) { 159862306a36Sopenharmony_ci broken_hp_bios_irq9 = 1; 159962306a36Sopenharmony_ci printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", 160062306a36Sopenharmony_ci d->ident); 160162306a36Sopenharmony_ci } 160262306a36Sopenharmony_ci return 0; 160362306a36Sopenharmony_ci} 160462306a36Sopenharmony_ci 160562306a36Sopenharmony_ci/* 160662306a36Sopenharmony_ci * Work around broken Acer TravelMate 360 Notebooks which assign 160762306a36Sopenharmony_ci * Cardbus to IRQ 11 even though it is actually wired to IRQ 10 160862306a36Sopenharmony_ci */ 160962306a36Sopenharmony_cistatic int __init fix_acer_tm360_irqrouting(const struct dmi_system_id *d) 161062306a36Sopenharmony_ci{ 161162306a36Sopenharmony_ci if (!acer_tm360_irqrouting) { 161262306a36Sopenharmony_ci acer_tm360_irqrouting = 1; 161362306a36Sopenharmony_ci printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", 161462306a36Sopenharmony_ci d->ident); 161562306a36Sopenharmony_ci } 161662306a36Sopenharmony_ci return 0; 161762306a36Sopenharmony_ci} 161862306a36Sopenharmony_ci 161962306a36Sopenharmony_cistatic const struct dmi_system_id pciirq_dmi_table[] __initconst = { 162062306a36Sopenharmony_ci { 162162306a36Sopenharmony_ci .callback = fix_broken_hp_bios_irq9, 162262306a36Sopenharmony_ci .ident = "HP Pavilion N5400 Series Laptop", 162362306a36Sopenharmony_ci .matches = { 162462306a36Sopenharmony_ci DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"), 162562306a36Sopenharmony_ci DMI_MATCH(DMI_BIOS_VERSION, "GE.M1.03"), 162662306a36Sopenharmony_ci DMI_MATCH(DMI_PRODUCT_VERSION, 162762306a36Sopenharmony_ci "HP Pavilion Notebook Model GE"), 162862306a36Sopenharmony_ci DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"), 162962306a36Sopenharmony_ci }, 163062306a36Sopenharmony_ci }, 163162306a36Sopenharmony_ci { 163262306a36Sopenharmony_ci .callback = fix_acer_tm360_irqrouting, 163362306a36Sopenharmony_ci .ident = "Acer TravelMate 36x Laptop", 163462306a36Sopenharmony_ci .matches = { 163562306a36Sopenharmony_ci DMI_MATCH(DMI_SYS_VENDOR, "Acer"), 163662306a36Sopenharmony_ci DMI_MATCH(DMI_PRODUCT_NAME, "TravelMate 360"), 163762306a36Sopenharmony_ci }, 163862306a36Sopenharmony_ci }, 163962306a36Sopenharmony_ci { } 164062306a36Sopenharmony_ci}; 164162306a36Sopenharmony_ci 164262306a36Sopenharmony_civoid __init pcibios_irq_init(void) 164362306a36Sopenharmony_ci{ 164462306a36Sopenharmony_ci struct irq_routing_table *rtable = NULL; 164562306a36Sopenharmony_ci 164662306a36Sopenharmony_ci DBG(KERN_DEBUG "PCI: IRQ init\n"); 164762306a36Sopenharmony_ci 164862306a36Sopenharmony_ci if (raw_pci_ops == NULL) 164962306a36Sopenharmony_ci return; 165062306a36Sopenharmony_ci 165162306a36Sopenharmony_ci dmi_check_system(pciirq_dmi_table); 165262306a36Sopenharmony_ci 165362306a36Sopenharmony_ci pirq_table = pirq_find_routing_table(); 165462306a36Sopenharmony_ci 165562306a36Sopenharmony_ci#ifdef CONFIG_PCI_BIOS 165662306a36Sopenharmony_ci if (!pirq_table && (pci_probe & PCI_BIOS_IRQ_SCAN)) { 165762306a36Sopenharmony_ci pirq_table = pcibios_get_irq_routing_table(); 165862306a36Sopenharmony_ci rtable = pirq_table; 165962306a36Sopenharmony_ci } 166062306a36Sopenharmony_ci#endif 166162306a36Sopenharmony_ci if (pirq_table) { 166262306a36Sopenharmony_ci pirq_peer_trick(); 166362306a36Sopenharmony_ci pirq_find_router(&pirq_router); 166462306a36Sopenharmony_ci if (pirq_table->exclusive_irqs) { 166562306a36Sopenharmony_ci int i; 166662306a36Sopenharmony_ci for (i = 0; i < 16; i++) 166762306a36Sopenharmony_ci if (!(pirq_table->exclusive_irqs & (1 << i))) 166862306a36Sopenharmony_ci pirq_penalty[i] += 100; 166962306a36Sopenharmony_ci } 167062306a36Sopenharmony_ci /* 167162306a36Sopenharmony_ci * If we're using the I/O APIC, avoid using the PCI IRQ 167262306a36Sopenharmony_ci * routing table 167362306a36Sopenharmony_ci */ 167462306a36Sopenharmony_ci if (io_apic_assign_pci_irqs) { 167562306a36Sopenharmony_ci kfree(rtable); 167662306a36Sopenharmony_ci pirq_table = NULL; 167762306a36Sopenharmony_ci } 167862306a36Sopenharmony_ci } 167962306a36Sopenharmony_ci 168062306a36Sopenharmony_ci x86_init.pci.fixup_irqs(); 168162306a36Sopenharmony_ci 168262306a36Sopenharmony_ci if (io_apic_assign_pci_irqs && pci_routeirq) { 168362306a36Sopenharmony_ci struct pci_dev *dev = NULL; 168462306a36Sopenharmony_ci /* 168562306a36Sopenharmony_ci * PCI IRQ routing is set up by pci_enable_device(), but we 168662306a36Sopenharmony_ci * also do it here in case there are still broken drivers that 168762306a36Sopenharmony_ci * don't use pci_enable_device(). 168862306a36Sopenharmony_ci */ 168962306a36Sopenharmony_ci printk(KERN_INFO "PCI: Routing PCI interrupts for all devices because \"pci=routeirq\" specified\n"); 169062306a36Sopenharmony_ci for_each_pci_dev(dev) 169162306a36Sopenharmony_ci pirq_enable_irq(dev); 169262306a36Sopenharmony_ci } 169362306a36Sopenharmony_ci} 169462306a36Sopenharmony_ci 169562306a36Sopenharmony_cistatic void pirq_penalize_isa_irq(int irq, int active) 169662306a36Sopenharmony_ci{ 169762306a36Sopenharmony_ci /* 169862306a36Sopenharmony_ci * If any ISAPnP device reports an IRQ in its list of possible 169962306a36Sopenharmony_ci * IRQ's, we try to avoid assigning it to PCI devices. 170062306a36Sopenharmony_ci */ 170162306a36Sopenharmony_ci if (irq < 16) { 170262306a36Sopenharmony_ci if (active) 170362306a36Sopenharmony_ci pirq_penalty[irq] += 1000; 170462306a36Sopenharmony_ci else 170562306a36Sopenharmony_ci pirq_penalty[irq] += 100; 170662306a36Sopenharmony_ci } 170762306a36Sopenharmony_ci} 170862306a36Sopenharmony_ci 170962306a36Sopenharmony_civoid pcibios_penalize_isa_irq(int irq, int active) 171062306a36Sopenharmony_ci{ 171162306a36Sopenharmony_ci#ifdef CONFIG_ACPI 171262306a36Sopenharmony_ci if (!acpi_noirq) 171362306a36Sopenharmony_ci acpi_penalize_isa_irq(irq, active); 171462306a36Sopenharmony_ci else 171562306a36Sopenharmony_ci#endif 171662306a36Sopenharmony_ci pirq_penalize_isa_irq(irq, active); 171762306a36Sopenharmony_ci} 171862306a36Sopenharmony_ci 171962306a36Sopenharmony_cistatic int pirq_enable_irq(struct pci_dev *dev) 172062306a36Sopenharmony_ci{ 172162306a36Sopenharmony_ci u8 pin = 0; 172262306a36Sopenharmony_ci 172362306a36Sopenharmony_ci pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin); 172462306a36Sopenharmony_ci if (pin && !pcibios_lookup_irq(dev, 1)) { 172562306a36Sopenharmony_ci char *msg = ""; 172662306a36Sopenharmony_ci 172762306a36Sopenharmony_ci if (!io_apic_assign_pci_irqs && dev->irq) 172862306a36Sopenharmony_ci return 0; 172962306a36Sopenharmony_ci 173062306a36Sopenharmony_ci if (io_apic_assign_pci_irqs) { 173162306a36Sopenharmony_ci#ifdef CONFIG_X86_IO_APIC 173262306a36Sopenharmony_ci struct pci_dev *temp_dev; 173362306a36Sopenharmony_ci int irq; 173462306a36Sopenharmony_ci 173562306a36Sopenharmony_ci if (dev->irq_managed && dev->irq > 0) 173662306a36Sopenharmony_ci return 0; 173762306a36Sopenharmony_ci 173862306a36Sopenharmony_ci irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, 173962306a36Sopenharmony_ci PCI_SLOT(dev->devfn), pin - 1); 174062306a36Sopenharmony_ci /* 174162306a36Sopenharmony_ci * Busses behind bridges are typically not listed in the MP-table. 174262306a36Sopenharmony_ci * In this case we have to look up the IRQ based on the parent bus, 174362306a36Sopenharmony_ci * parent slot, and pin number. The SMP code detects such bridged 174462306a36Sopenharmony_ci * busses itself so we should get into this branch reliably. 174562306a36Sopenharmony_ci */ 174662306a36Sopenharmony_ci temp_dev = dev; 174762306a36Sopenharmony_ci while (irq < 0 && dev->bus->parent) { /* go back to the bridge */ 174862306a36Sopenharmony_ci struct pci_dev *bridge = dev->bus->self; 174962306a36Sopenharmony_ci 175062306a36Sopenharmony_ci pin = pci_swizzle_interrupt_pin(dev, pin); 175162306a36Sopenharmony_ci irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number, 175262306a36Sopenharmony_ci PCI_SLOT(bridge->devfn), 175362306a36Sopenharmony_ci pin - 1); 175462306a36Sopenharmony_ci if (irq >= 0) 175562306a36Sopenharmony_ci dev_warn(&dev->dev, "using bridge %s " 175662306a36Sopenharmony_ci "INT %c to get IRQ %d\n", 175762306a36Sopenharmony_ci pci_name(bridge), 'A' + pin - 1, 175862306a36Sopenharmony_ci irq); 175962306a36Sopenharmony_ci dev = bridge; 176062306a36Sopenharmony_ci } 176162306a36Sopenharmony_ci dev = temp_dev; 176262306a36Sopenharmony_ci if (irq >= 0) { 176362306a36Sopenharmony_ci dev->irq_managed = 1; 176462306a36Sopenharmony_ci dev->irq = irq; 176562306a36Sopenharmony_ci dev_info(&dev->dev, "PCI->APIC IRQ transform: " 176662306a36Sopenharmony_ci "INT %c -> IRQ %d\n", 'A' + pin - 1, irq); 176762306a36Sopenharmony_ci return 0; 176862306a36Sopenharmony_ci } else 176962306a36Sopenharmony_ci msg = "; probably buggy MP table"; 177062306a36Sopenharmony_ci#endif 177162306a36Sopenharmony_ci } else if (pci_probe & PCI_BIOS_IRQ_SCAN) 177262306a36Sopenharmony_ci msg = ""; 177362306a36Sopenharmony_ci else 177462306a36Sopenharmony_ci msg = "; please try using pci=biosirq"; 177562306a36Sopenharmony_ci 177662306a36Sopenharmony_ci /* 177762306a36Sopenharmony_ci * With IDE legacy devices the IRQ lookup failure is not 177862306a36Sopenharmony_ci * a problem.. 177962306a36Sopenharmony_ci */ 178062306a36Sopenharmony_ci if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE && 178162306a36Sopenharmony_ci !(dev->class & 0x5)) 178262306a36Sopenharmony_ci return 0; 178362306a36Sopenharmony_ci 178462306a36Sopenharmony_ci dev_warn(&dev->dev, "can't find IRQ for PCI INT %c%s\n", 178562306a36Sopenharmony_ci 'A' + pin - 1, msg); 178662306a36Sopenharmony_ci } 178762306a36Sopenharmony_ci return 0; 178862306a36Sopenharmony_ci} 178962306a36Sopenharmony_ci 179062306a36Sopenharmony_cibool mp_should_keep_irq(struct device *dev) 179162306a36Sopenharmony_ci{ 179262306a36Sopenharmony_ci if (dev->power.is_prepared) 179362306a36Sopenharmony_ci return true; 179462306a36Sopenharmony_ci#ifdef CONFIG_PM 179562306a36Sopenharmony_ci if (dev->power.runtime_status == RPM_SUSPENDING) 179662306a36Sopenharmony_ci return true; 179762306a36Sopenharmony_ci#endif 179862306a36Sopenharmony_ci 179962306a36Sopenharmony_ci return false; 180062306a36Sopenharmony_ci} 180162306a36Sopenharmony_ci 180262306a36Sopenharmony_cistatic void pirq_disable_irq(struct pci_dev *dev) 180362306a36Sopenharmony_ci{ 180462306a36Sopenharmony_ci if (io_apic_assign_pci_irqs && !mp_should_keep_irq(&dev->dev) && 180562306a36Sopenharmony_ci dev->irq_managed && dev->irq) { 180662306a36Sopenharmony_ci mp_unmap_irq(dev->irq); 180762306a36Sopenharmony_ci dev->irq = 0; 180862306a36Sopenharmony_ci dev->irq_managed = 0; 180962306a36Sopenharmony_ci } 181062306a36Sopenharmony_ci} 1811