162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci#ifndef _ASM_X86_AMD_NB_H 362306a36Sopenharmony_ci#define _ASM_X86_AMD_NB_H 462306a36Sopenharmony_ci 562306a36Sopenharmony_ci#include <linux/ioport.h> 662306a36Sopenharmony_ci#include <linux/pci.h> 762306a36Sopenharmony_ci#include <linux/refcount.h> 862306a36Sopenharmony_ci 962306a36Sopenharmony_cistruct amd_nb_bus_dev_range { 1062306a36Sopenharmony_ci u8 bus; 1162306a36Sopenharmony_ci u8 dev_base; 1262306a36Sopenharmony_ci u8 dev_limit; 1362306a36Sopenharmony_ci}; 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ciextern const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[]; 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ciextern bool early_is_amd_nb(u32 value); 1862306a36Sopenharmony_ciextern struct resource *amd_get_mmconfig_range(struct resource *res); 1962306a36Sopenharmony_ciextern void amd_flush_garts(void); 2062306a36Sopenharmony_ciextern int amd_numa_init(void); 2162306a36Sopenharmony_ciextern int amd_get_subcaches(int); 2262306a36Sopenharmony_ciextern int amd_set_subcaches(int, unsigned long); 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ciextern int amd_smn_read(u16 node, u32 address, u32 *value); 2562306a36Sopenharmony_ciextern int amd_smn_write(u16 node, u32 address, u32 value); 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_cistruct amd_l3_cache { 2862306a36Sopenharmony_ci unsigned indices; 2962306a36Sopenharmony_ci u8 subcaches[4]; 3062306a36Sopenharmony_ci}; 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_cistruct threshold_block { 3362306a36Sopenharmony_ci unsigned int block; /* Number within bank */ 3462306a36Sopenharmony_ci unsigned int bank; /* MCA bank the block belongs to */ 3562306a36Sopenharmony_ci unsigned int cpu; /* CPU which controls MCA bank */ 3662306a36Sopenharmony_ci u32 address; /* MSR address for the block */ 3762306a36Sopenharmony_ci u16 interrupt_enable; /* Enable/Disable APIC interrupt */ 3862306a36Sopenharmony_ci bool interrupt_capable; /* Bank can generate an interrupt. */ 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci u16 threshold_limit; /* 4162306a36Sopenharmony_ci * Value upon which threshold 4262306a36Sopenharmony_ci * interrupt is generated. 4362306a36Sopenharmony_ci */ 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci struct kobject kobj; /* sysfs object */ 4662306a36Sopenharmony_ci struct list_head miscj; /* 4762306a36Sopenharmony_ci * List of threshold blocks 4862306a36Sopenharmony_ci * within a bank. 4962306a36Sopenharmony_ci */ 5062306a36Sopenharmony_ci}; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_cistruct threshold_bank { 5362306a36Sopenharmony_ci struct kobject *kobj; 5462306a36Sopenharmony_ci struct threshold_block *blocks; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci /* initialized to the number of CPUs on the node sharing this bank */ 5762306a36Sopenharmony_ci refcount_t cpus; 5862306a36Sopenharmony_ci unsigned int shared; 5962306a36Sopenharmony_ci}; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cistruct amd_northbridge { 6262306a36Sopenharmony_ci struct pci_dev *root; 6362306a36Sopenharmony_ci struct pci_dev *misc; 6462306a36Sopenharmony_ci struct pci_dev *link; 6562306a36Sopenharmony_ci struct amd_l3_cache l3_cache; 6662306a36Sopenharmony_ci struct threshold_bank *bank4; 6762306a36Sopenharmony_ci}; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_cistruct amd_northbridge_info { 7062306a36Sopenharmony_ci u16 num; 7162306a36Sopenharmony_ci u64 flags; 7262306a36Sopenharmony_ci struct amd_northbridge *nb; 7362306a36Sopenharmony_ci}; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci#define AMD_NB_GART BIT(0) 7662306a36Sopenharmony_ci#define AMD_NB_L3_INDEX_DISABLE BIT(1) 7762306a36Sopenharmony_ci#define AMD_NB_L3_PARTITIONING BIT(2) 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci#ifdef CONFIG_AMD_NB 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ciu16 amd_nb_num(void); 8262306a36Sopenharmony_cibool amd_nb_has_feature(unsigned int feature); 8362306a36Sopenharmony_cistruct amd_northbridge *node_to_amd_nb(int node); 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_cistatic inline u16 amd_pci_dev_to_node_id(struct pci_dev *pdev) 8662306a36Sopenharmony_ci{ 8762306a36Sopenharmony_ci struct pci_dev *misc; 8862306a36Sopenharmony_ci int i; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci for (i = 0; i != amd_nb_num(); i++) { 9162306a36Sopenharmony_ci misc = node_to_amd_nb(i)->misc; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci if (pci_domain_nr(misc->bus) == pci_domain_nr(pdev->bus) && 9462306a36Sopenharmony_ci PCI_SLOT(misc->devfn) == PCI_SLOT(pdev->devfn)) 9562306a36Sopenharmony_ci return i; 9662306a36Sopenharmony_ci } 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci WARN(1, "Unable to find AMD Northbridge id for %s\n", pci_name(pdev)); 9962306a36Sopenharmony_ci return 0; 10062306a36Sopenharmony_ci} 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic inline bool amd_gart_present(void) 10362306a36Sopenharmony_ci{ 10462306a36Sopenharmony_ci if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) 10562306a36Sopenharmony_ci return false; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci /* GART present only on Fam15h, upto model 0fh */ 10862306a36Sopenharmony_ci if (boot_cpu_data.x86 == 0xf || boot_cpu_data.x86 == 0x10 || 10962306a36Sopenharmony_ci (boot_cpu_data.x86 == 0x15 && boot_cpu_data.x86_model < 0x10)) 11062306a36Sopenharmony_ci return true; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci return false; 11362306a36Sopenharmony_ci} 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci#else 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci#define amd_nb_num(x) 0 11862306a36Sopenharmony_ci#define amd_nb_has_feature(x) false 11962306a36Sopenharmony_ci#define node_to_amd_nb(x) NULL 12062306a36Sopenharmony_ci#define amd_gart_present(x) false 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci#endif 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci#endif /* _ASM_X86_AMD_NB_H */ 126