162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
262306a36Sopenharmony_ci#ifndef _ASM_SPARC_DMA_H
362306a36Sopenharmony_ci#define _ASM_SPARC_DMA_H
462306a36Sopenharmony_ci
562306a36Sopenharmony_ci/* These are irrelevant for Sparc DMA, but we leave it in so that
662306a36Sopenharmony_ci * things can compile.
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci#define MAX_DMA_CHANNELS 8
962306a36Sopenharmony_ci#define DMA_MODE_READ    1
1062306a36Sopenharmony_ci#define DMA_MODE_WRITE   2
1162306a36Sopenharmony_ci#define MAX_DMA_ADDRESS  (~0UL)
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci/* Useful constants */
1462306a36Sopenharmony_ci#define SIZE_16MB      (16*1024*1024)
1562306a36Sopenharmony_ci#define SIZE_64K       (64*1024)
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci/* SBUS DMA controller reg offsets */
1862306a36Sopenharmony_ci#define DMA_CSR		0x00UL		/* rw  DMA control/status register    0x00   */
1962306a36Sopenharmony_ci#define DMA_ADDR	0x04UL		/* rw  DMA transfer address register  0x04   */
2062306a36Sopenharmony_ci#define DMA_COUNT	0x08UL		/* rw  DMA transfer count register    0x08   */
2162306a36Sopenharmony_ci#define DMA_TEST	0x0cUL		/* rw  DMA test/debug register        0x0c   */
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci/* Fields in the cond_reg register */
2462306a36Sopenharmony_ci/* First, the version identification bits */
2562306a36Sopenharmony_ci#define DMA_DEVICE_ID    0xf0000000        /* Device identification bits */
2662306a36Sopenharmony_ci#define DMA_VERS0        0x00000000        /* Sunray DMA version */
2762306a36Sopenharmony_ci#define DMA_ESCV1        0x40000000        /* DMA ESC Version 1 */
2862306a36Sopenharmony_ci#define DMA_VERS1        0x80000000        /* DMA rev 1 */
2962306a36Sopenharmony_ci#define DMA_VERS2        0xa0000000        /* DMA rev 2 */
3062306a36Sopenharmony_ci#define DMA_VERHME       0xb0000000        /* DMA hme gate array */
3162306a36Sopenharmony_ci#define DMA_VERSPLUS     0x90000000        /* DMA rev 1 PLUS */
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci#define DMA_HNDL_INTR    0x00000001        /* An IRQ needs to be handled */
3462306a36Sopenharmony_ci#define DMA_HNDL_ERROR   0x00000002        /* We need to take an error */
3562306a36Sopenharmony_ci#define DMA_FIFO_ISDRAIN 0x0000000c        /* The DMA FIFO is draining */
3662306a36Sopenharmony_ci#define DMA_INT_ENAB     0x00000010        /* Turn on interrupts */
3762306a36Sopenharmony_ci#define DMA_FIFO_INV     0x00000020        /* Invalidate the FIFO */
3862306a36Sopenharmony_ci#define DMA_ACC_SZ_ERR   0x00000040        /* The access size was bad */
3962306a36Sopenharmony_ci#define DMA_FIFO_STDRAIN 0x00000040        /* DMA_VERS1 Drain the FIFO */
4062306a36Sopenharmony_ci#define DMA_RST_SCSI     0x00000080        /* Reset the SCSI controller */
4162306a36Sopenharmony_ci#define DMA_RST_ENET     DMA_RST_SCSI      /* Reset the ENET controller */
4262306a36Sopenharmony_ci#define DMA_ST_WRITE     0x00000100        /* write from device to memory */
4362306a36Sopenharmony_ci#define DMA_ENABLE       0x00000200        /* Fire up DMA, handle requests */
4462306a36Sopenharmony_ci#define DMA_PEND_READ    0x00000400        /* DMA_VERS1/0/PLUS Pending Read */
4562306a36Sopenharmony_ci#define DMA_ESC_BURST    0x00000800        /* 1=16byte 0=32byte */
4662306a36Sopenharmony_ci#define DMA_READ_AHEAD   0x00001800        /* DMA read ahead partial longword */
4762306a36Sopenharmony_ci#define DMA_DSBL_RD_DRN  0x00001000        /* No EC drain on slave reads */
4862306a36Sopenharmony_ci#define DMA_BCNT_ENAB    0x00002000        /* If on, use the byte counter */
4962306a36Sopenharmony_ci#define DMA_TERM_CNTR    0x00004000        /* Terminal counter */
5062306a36Sopenharmony_ci#define DMA_SCSI_SBUS64  0x00008000        /* HME: Enable 64-bit SBUS mode. */
5162306a36Sopenharmony_ci#define DMA_CSR_DISAB    0x00010000        /* No FIFO drains during csr */
5262306a36Sopenharmony_ci#define DMA_SCSI_DISAB   0x00020000        /* No FIFO drains during reg */
5362306a36Sopenharmony_ci#define DMA_DSBL_WR_INV  0x00020000        /* No EC inval. on slave writes */
5462306a36Sopenharmony_ci#define DMA_ADD_ENABLE   0x00040000        /* Special ESC DVMA optimization */
5562306a36Sopenharmony_ci#define DMA_E_BURSTS	 0x000c0000	   /* ENET: SBUS r/w burst mask */
5662306a36Sopenharmony_ci#define DMA_E_BURST32	 0x00040000	   /* ENET: SBUS 32 byte r/w burst */
5762306a36Sopenharmony_ci#define DMA_E_BURST16	 0x00000000	   /* ENET: SBUS 16 byte r/w burst */
5862306a36Sopenharmony_ci#define DMA_BRST_SZ      0x000c0000        /* SCSI: SBUS r/w burst size */
5962306a36Sopenharmony_ci#define DMA_BRST64       0x000c0000        /* SCSI: 64byte bursts (HME on UltraSparc only) */
6062306a36Sopenharmony_ci#define DMA_BRST32       0x00040000        /* SCSI: 32byte bursts */
6162306a36Sopenharmony_ci#define DMA_BRST16       0x00000000        /* SCSI: 16byte bursts */
6262306a36Sopenharmony_ci#define DMA_BRST0        0x00080000        /* SCSI: no bursts (non-HME gate arrays) */
6362306a36Sopenharmony_ci#define DMA_ADDR_DISAB   0x00100000        /* No FIFO drains during addr */
6462306a36Sopenharmony_ci#define DMA_2CLKS        0x00200000        /* Each transfer = 2 clock ticks */
6562306a36Sopenharmony_ci#define DMA_3CLKS        0x00400000        /* Each transfer = 3 clock ticks */
6662306a36Sopenharmony_ci#define DMA_EN_ENETAUI   DMA_3CLKS         /* Put lance into AUI-cable mode */
6762306a36Sopenharmony_ci#define DMA_CNTR_DISAB   0x00800000        /* No IRQ when DMA_TERM_CNTR set */
6862306a36Sopenharmony_ci#define DMA_AUTO_NADDR   0x01000000        /* Use "auto nxt addr" feature */
6962306a36Sopenharmony_ci#define DMA_SCSI_ON      0x02000000        /* Enable SCSI dma */
7062306a36Sopenharmony_ci#define DMA_PARITY_OFF   0x02000000        /* HME: disable parity checking */
7162306a36Sopenharmony_ci#define DMA_LOADED_ADDR  0x04000000        /* Address has been loaded */
7262306a36Sopenharmony_ci#define DMA_LOADED_NADDR 0x08000000        /* Next address has been loaded */
7362306a36Sopenharmony_ci#define DMA_RESET_FAS366 0x08000000        /* HME: Assert RESET to FAS366 */
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci/* Values describing the burst-size property from the PROM */
7662306a36Sopenharmony_ci#define DMA_BURST1       0x01
7762306a36Sopenharmony_ci#define DMA_BURST2       0x02
7862306a36Sopenharmony_ci#define DMA_BURST4       0x04
7962306a36Sopenharmony_ci#define DMA_BURST8       0x08
8062306a36Sopenharmony_ci#define DMA_BURST16      0x10
8162306a36Sopenharmony_ci#define DMA_BURST32      0x20
8262306a36Sopenharmony_ci#define DMA_BURST64      0x40
8362306a36Sopenharmony_ci#define DMA_BURSTBITS    0x7f
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci#ifdef CONFIG_SPARC32
8662306a36Sopenharmony_cistruct device;
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ciunsigned long sparc_dma_alloc_resource(struct device *dev, size_t len);
8962306a36Sopenharmony_cibool sparc_dma_free_resource(void *cpu_addr, size_t size);
9062306a36Sopenharmony_ci#endif
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci#endif /* !(_ASM_SPARC_DMA_H) */
93