162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * bbc.h: Defines for BootBus Controller found on UltraSPARC-III 462306a36Sopenharmony_ci * systems. 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Copyright (C) 2000 David S. Miller (davem@redhat.com) 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#ifndef _SPARC64_BBC_H 1062306a36Sopenharmony_ci#define _SPARC64_BBC_H 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci/* Register sizes are indicated by "B" (Byte, 1-byte), 1362306a36Sopenharmony_ci * "H" (Half-word, 2 bytes), "W" (Word, 4 bytes) or 1462306a36Sopenharmony_ci * "Q" (Quad, 8 bytes) inside brackets. 1562306a36Sopenharmony_ci */ 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#define BBC_AID 0x00 /* [B] Agent ID */ 1862306a36Sopenharmony_ci#define BBC_DEVP 0x01 /* [B] Device Present */ 1962306a36Sopenharmony_ci#define BBC_ARB 0x02 /* [B] Arbitration */ 2062306a36Sopenharmony_ci#define BBC_QUIESCE 0x03 /* [B] Quiesce */ 2162306a36Sopenharmony_ci#define BBC_WDACTION 0x04 /* [B] Watchdog Action */ 2262306a36Sopenharmony_ci#define BBC_SPG 0x06 /* [B] Soft POR Gen */ 2362306a36Sopenharmony_ci#define BBC_SXG 0x07 /* [B] Soft XIR Gen */ 2462306a36Sopenharmony_ci#define BBC_PSRC 0x08 /* [W] POR Source */ 2562306a36Sopenharmony_ci#define BBC_XSRC 0x0c /* [B] XIR Source */ 2662306a36Sopenharmony_ci#define BBC_CSC 0x0d /* [B] Clock Synthesizers Control*/ 2762306a36Sopenharmony_ci#define BBC_ES_CTRL 0x0e /* [H] Energy Star Control */ 2862306a36Sopenharmony_ci#define BBC_ES_ACT 0x10 /* [W] E* Assert Change Time */ 2962306a36Sopenharmony_ci#define BBC_ES_DACT 0x14 /* [B] E* De-Assert Change Time */ 3062306a36Sopenharmony_ci#define BBC_ES_DABT 0x15 /* [B] E* De-Assert Bypass Time */ 3162306a36Sopenharmony_ci#define BBC_ES_ABT 0x16 /* [H] E* Assert Bypass Time */ 3262306a36Sopenharmony_ci#define BBC_ES_PST 0x18 /* [W] E* PLL Settle Time */ 3362306a36Sopenharmony_ci#define BBC_ES_FSL 0x1c /* [W] E* Frequency Switch Latency*/ 3462306a36Sopenharmony_ci#define BBC_EBUST 0x20 /* [Q] EBUS Timing */ 3562306a36Sopenharmony_ci#define BBC_JTAG_CMD 0x28 /* [W] JTAG+ Command */ 3662306a36Sopenharmony_ci#define BBC_JTAG_CTRL 0x2c /* [B] JTAG+ Control */ 3762306a36Sopenharmony_ci#define BBC_I2C_SEL 0x2d /* [B] I2C Selection */ 3862306a36Sopenharmony_ci#define BBC_I2C_0_S1 0x2e /* [B] I2C ctrlr-0 reg S1 */ 3962306a36Sopenharmony_ci#define BBC_I2C_0_S0 0x2f /* [B] I2C ctrlr-0 regs S0,S0',S2,S3*/ 4062306a36Sopenharmony_ci#define BBC_I2C_1_S1 0x30 /* [B] I2C ctrlr-1 reg S1 */ 4162306a36Sopenharmony_ci#define BBC_I2C_1_S0 0x31 /* [B] I2C ctrlr-1 regs S0,S0',S2,S3*/ 4262306a36Sopenharmony_ci#define BBC_KBD_BEEP 0x32 /* [B] Keyboard Beep */ 4362306a36Sopenharmony_ci#define BBC_KBD_BCNT 0x34 /* [W] Keyboard Beep Counter */ 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci#define BBC_REGS_SIZE 0x40 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci/* There is a 2K scratch ram area at offset 0x80000 but I doubt 4862306a36Sopenharmony_ci * we will use it for anything. 4962306a36Sopenharmony_ci */ 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci/* Agent ID register. This register shows the Safari Agent ID 5262306a36Sopenharmony_ci * for the processors. The value returned depends upon which 5362306a36Sopenharmony_ci * cpu is reading the register. 5462306a36Sopenharmony_ci */ 5562306a36Sopenharmony_ci#define BBC_AID_ID 0x07 /* Safari ID */ 5662306a36Sopenharmony_ci#define BBC_AID_RESV 0xf8 /* Reserved */ 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci/* Device Present register. One can determine which cpus are actually 5962306a36Sopenharmony_ci * present in the machine by interrogating this register. 6062306a36Sopenharmony_ci */ 6162306a36Sopenharmony_ci#define BBC_DEVP_CPU0 0x01 /* Processor 0 present */ 6262306a36Sopenharmony_ci#define BBC_DEVP_CPU1 0x02 /* Processor 1 present */ 6362306a36Sopenharmony_ci#define BBC_DEVP_CPU2 0x04 /* Processor 2 present */ 6462306a36Sopenharmony_ci#define BBC_DEVP_CPU3 0x08 /* Processor 3 present */ 6562306a36Sopenharmony_ci#define BBC_DEVP_RESV 0xf0 /* Reserved */ 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci/* Arbitration register. This register is used to block access to 6862306a36Sopenharmony_ci * the BBC from a particular cpu. 6962306a36Sopenharmony_ci */ 7062306a36Sopenharmony_ci#define BBC_ARB_CPU0 0x01 /* Enable cpu 0 BBC arbitratrion */ 7162306a36Sopenharmony_ci#define BBC_ARB_CPU1 0x02 /* Enable cpu 1 BBC arbitratrion */ 7262306a36Sopenharmony_ci#define BBC_ARB_CPU2 0x04 /* Enable cpu 2 BBC arbitratrion */ 7362306a36Sopenharmony_ci#define BBC_ARB_CPU3 0x08 /* Enable cpu 3 BBC arbitratrion */ 7462306a36Sopenharmony_ci#define BBC_ARB_RESV 0xf0 /* Reserved */ 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci/* Quiesce register. Bus and BBC segments for cpus can be disabled 7762306a36Sopenharmony_ci * with this register, ie. for hot plugging. 7862306a36Sopenharmony_ci */ 7962306a36Sopenharmony_ci#define BBC_QUIESCE_S02 0x01 /* Quiesce Safari segment for cpu 0 and 2 */ 8062306a36Sopenharmony_ci#define BBC_QUIESCE_S13 0x02 /* Quiesce Safari segment for cpu 1 and 3 */ 8162306a36Sopenharmony_ci#define BBC_QUIESCE_B02 0x04 /* Quiesce BBC segment for cpu 0 and 2 */ 8262306a36Sopenharmony_ci#define BBC_QUIESCE_B13 0x08 /* Quiesce BBC segment for cpu 1 and 3 */ 8362306a36Sopenharmony_ci#define BBC_QUIESCE_FD0 0x10 /* Disable Fatal_Error[0] reporting */ 8462306a36Sopenharmony_ci#define BBC_QUIESCE_FD1 0x20 /* Disable Fatal_Error[1] reporting */ 8562306a36Sopenharmony_ci#define BBC_QUIESCE_FD2 0x40 /* Disable Fatal_Error[2] reporting */ 8662306a36Sopenharmony_ci#define BBC_QUIESCE_FD3 0x80 /* Disable Fatal_Error[3] reporting */ 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci/* Watchdog Action register. When the watchdog device timer expires 8962306a36Sopenharmony_ci * a line is enabled to the BBC. The action BBC takes when this line 9062306a36Sopenharmony_ci * is asserted can be controlled by this regiser. 9162306a36Sopenharmony_ci */ 9262306a36Sopenharmony_ci#define BBC_WDACTION_RST 0x01 /* When set, watchdog causes system reset. 9362306a36Sopenharmony_ci * When clear, BBC ignores watchdog signal. 9462306a36Sopenharmony_ci */ 9562306a36Sopenharmony_ci#define BBC_WDACTION_RESV 0xfe /* Reserved */ 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci/* Soft_POR_GEN register. The POR (Power On Reset) signal may be asserted 9862306a36Sopenharmony_ci * for specific processors or all processors via this register. 9962306a36Sopenharmony_ci */ 10062306a36Sopenharmony_ci#define BBC_SPG_CPU0 0x01 /* Assert POR for processor 0 */ 10162306a36Sopenharmony_ci#define BBC_SPG_CPU1 0x02 /* Assert POR for processor 1 */ 10262306a36Sopenharmony_ci#define BBC_SPG_CPU2 0x04 /* Assert POR for processor 2 */ 10362306a36Sopenharmony_ci#define BBC_SPG_CPU3 0x08 /* Assert POR for processor 3 */ 10462306a36Sopenharmony_ci#define BBC_SPG_CPUALL 0x10 /* Reset all processors and reset 10562306a36Sopenharmony_ci * the entire system. 10662306a36Sopenharmony_ci */ 10762306a36Sopenharmony_ci#define BBC_SPG_RESV 0xe0 /* Reserved */ 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci/* Soft_XIR_GEN register. The XIR (eXternally Initiated Reset) signal 11062306a36Sopenharmony_ci * may be asserted to specific processors via this register. 11162306a36Sopenharmony_ci */ 11262306a36Sopenharmony_ci#define BBC_SXG_CPU0 0x01 /* Assert XIR for processor 0 */ 11362306a36Sopenharmony_ci#define BBC_SXG_CPU1 0x02 /* Assert XIR for processor 1 */ 11462306a36Sopenharmony_ci#define BBC_SXG_CPU2 0x04 /* Assert XIR for processor 2 */ 11562306a36Sopenharmony_ci#define BBC_SXG_CPU3 0x08 /* Assert XIR for processor 3 */ 11662306a36Sopenharmony_ci#define BBC_SXG_RESV 0xf0 /* Reserved */ 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci/* POR Source register. One may identify the cause of the most recent 11962306a36Sopenharmony_ci * reset by reading this register. 12062306a36Sopenharmony_ci */ 12162306a36Sopenharmony_ci#define BBC_PSRC_SPG0 0x0001 /* CPU 0 reset via BBC_SPG register */ 12262306a36Sopenharmony_ci#define BBC_PSRC_SPG1 0x0002 /* CPU 1 reset via BBC_SPG register */ 12362306a36Sopenharmony_ci#define BBC_PSRC_SPG2 0x0004 /* CPU 2 reset via BBC_SPG register */ 12462306a36Sopenharmony_ci#define BBC_PSRC_SPG3 0x0008 /* CPU 3 reset via BBC_SPG register */ 12562306a36Sopenharmony_ci#define BBC_PSRC_SPGSYS 0x0010 /* System reset via BBC_SPG register */ 12662306a36Sopenharmony_ci#define BBC_PSRC_JTAG 0x0020 /* System reset via JTAG+ */ 12762306a36Sopenharmony_ci#define BBC_PSRC_BUTTON 0x0040 /* System reset via push-button dongle */ 12862306a36Sopenharmony_ci#define BBC_PSRC_PWRUP 0x0080 /* System reset via power-up */ 12962306a36Sopenharmony_ci#define BBC_PSRC_FE0 0x0100 /* CPU 0 reported Fatal_Error */ 13062306a36Sopenharmony_ci#define BBC_PSRC_FE1 0x0200 /* CPU 1 reported Fatal_Error */ 13162306a36Sopenharmony_ci#define BBC_PSRC_FE2 0x0400 /* CPU 2 reported Fatal_Error */ 13262306a36Sopenharmony_ci#define BBC_PSRC_FE3 0x0800 /* CPU 3 reported Fatal_Error */ 13362306a36Sopenharmony_ci#define BBC_PSRC_FE4 0x1000 /* Schizo reported Fatal_Error */ 13462306a36Sopenharmony_ci#define BBC_PSRC_FE5 0x2000 /* Safari device 5 reported Fatal_Error */ 13562306a36Sopenharmony_ci#define BBC_PSRC_FE6 0x4000 /* CPMS reported Fatal_Error */ 13662306a36Sopenharmony_ci#define BBC_PSRC_SYNTH 0x8000 /* System reset when on-board clock synthesizers 13762306a36Sopenharmony_ci * were updated. 13862306a36Sopenharmony_ci */ 13962306a36Sopenharmony_ci#define BBC_PSRC_WDT 0x10000 /* System reset via Super I/O watchdog */ 14062306a36Sopenharmony_ci#define BBC_PSRC_RSC 0x20000 /* System reset via RSC remote monitoring 14162306a36Sopenharmony_ci * device 14262306a36Sopenharmony_ci */ 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci/* XIR Source register. The source of an XIR event sent to a processor may 14562306a36Sopenharmony_ci * be determined via this register. 14662306a36Sopenharmony_ci */ 14762306a36Sopenharmony_ci#define BBC_XSRC_SXG0 0x01 /* CPU 0 received XIR via Soft_XIR_GEN reg */ 14862306a36Sopenharmony_ci#define BBC_XSRC_SXG1 0x02 /* CPU 1 received XIR via Soft_XIR_GEN reg */ 14962306a36Sopenharmony_ci#define BBC_XSRC_SXG2 0x04 /* CPU 2 received XIR via Soft_XIR_GEN reg */ 15062306a36Sopenharmony_ci#define BBC_XSRC_SXG3 0x08 /* CPU 3 received XIR via Soft_XIR_GEN reg */ 15162306a36Sopenharmony_ci#define BBC_XSRC_JTAG 0x10 /* All CPUs received XIR via JTAG+ */ 15262306a36Sopenharmony_ci#define BBC_XSRC_W_OR_B 0x20 /* All CPUs received XIR either because: 15362306a36Sopenharmony_ci * a) Super I/O watchdog fired, or 15462306a36Sopenharmony_ci * b) XIR push button was activated 15562306a36Sopenharmony_ci */ 15662306a36Sopenharmony_ci#define BBC_XSRC_RESV 0xc0 /* Reserved */ 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci/* Clock Synthesizers Control register. This register provides the big-bang 15962306a36Sopenharmony_ci * programming interface to the two clock synthesizers of the machine. 16062306a36Sopenharmony_ci */ 16162306a36Sopenharmony_ci#define BBC_CSC_SLOAD 0x01 /* Directly connected to S_LOAD pins */ 16262306a36Sopenharmony_ci#define BBC_CSC_SDATA 0x02 /* Directly connected to S_DATA pins */ 16362306a36Sopenharmony_ci#define BBC_CSC_SCLOCK 0x04 /* Directly connected to S_CLOCK pins */ 16462306a36Sopenharmony_ci#define BBC_CSC_RESV 0x78 /* Reserved */ 16562306a36Sopenharmony_ci#define BBC_CSC_RST 0x80 /* Generate system reset when S_LOAD==1 */ 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci/* Energy Star Control register. This register is used to generate the 16862306a36Sopenharmony_ci * clock frequency change trigger to the main system devices (Schizo and 16962306a36Sopenharmony_ci * the processors). The transition occurs when bits in this register 17062306a36Sopenharmony_ci * go from 0 to 1, only one bit must be set at once else no action 17162306a36Sopenharmony_ci * occurs. Basically the sequence of events is: 17262306a36Sopenharmony_ci * a) Choose new frequency: full, 1/2 or 1/32 17362306a36Sopenharmony_ci * b) Program this desired frequency into the cpus and Schizo. 17462306a36Sopenharmony_ci * c) Set the same value in this register. 17562306a36Sopenharmony_ci * d) 16 system clocks later, clear this register. 17662306a36Sopenharmony_ci */ 17762306a36Sopenharmony_ci#define BBC_ES_CTRL_1_1 0x01 /* Full frequency */ 17862306a36Sopenharmony_ci#define BBC_ES_CTRL_1_2 0x02 /* 1/2 frequency */ 17962306a36Sopenharmony_ci#define BBC_ES_CTRL_1_32 0x20 /* 1/32 frequency */ 18062306a36Sopenharmony_ci#define BBC_ES_RESV 0xdc /* Reserved */ 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci/* Energy Star Assert Change Time register. This determines the number 18362306a36Sopenharmony_ci * of BBC clock cycles (which is half the system frequency) between 18462306a36Sopenharmony_ci * the detection of FREEZE_ACK being asserted and the assertion of 18562306a36Sopenharmony_ci * the CLK_CHANGE_L[2:0] signals. 18662306a36Sopenharmony_ci */ 18762306a36Sopenharmony_ci#define BBC_ES_ACT_VAL 0xff 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci/* Energy Star Assert Bypass Time register. This determines the number 19062306a36Sopenharmony_ci * of BBC clock cycles (which is half the system frequency) between 19162306a36Sopenharmony_ci * the assertion of the CLK_CHANGE_L[2:0] signals and the assertion of 19262306a36Sopenharmony_ci * the ESTAR_PLL_BYPASS signal. 19362306a36Sopenharmony_ci */ 19462306a36Sopenharmony_ci#define BBC_ES_ABT_VAL 0xffff 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci/* Energy Star PLL Settle Time register. This determines the number of 19762306a36Sopenharmony_ci * BBC clock cycles (which is half the system frequency) between the 19862306a36Sopenharmony_ci * de-assertion of CLK_CHANGE_L[2:0] and the de-assertion of the FREEZE_L 19962306a36Sopenharmony_ci * signal. 20062306a36Sopenharmony_ci */ 20162306a36Sopenharmony_ci#define BBC_ES_PST_VAL 0xffffffff 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci/* Energy Star Frequency Switch Latency register. This is the number of 20462306a36Sopenharmony_ci * BBC clocks between the de-assertion of CLK_CHANGE_L[2:0] and the first 20562306a36Sopenharmony_ci * edge of the Safari clock at the new frequency. 20662306a36Sopenharmony_ci */ 20762306a36Sopenharmony_ci#define BBC_ES_FSL_VAL 0xffffffff 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci/* Keyboard Beep control register. This is a simple enabler for the audio 21062306a36Sopenharmony_ci * beep sound. 21162306a36Sopenharmony_ci */ 21262306a36Sopenharmony_ci#define BBC_KBD_BEEP_ENABLE 0x01 /* Enable beep */ 21362306a36Sopenharmony_ci#define BBC_KBD_BEEP_RESV 0xfe /* Reserved */ 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci/* Keyboard Beep Counter register. There is a free-running counter inside 21662306a36Sopenharmony_ci * the BBC which runs at half the system clock. The bit set in this register 21762306a36Sopenharmony_ci * determines when the audio sound is generated. So for example if bit 21862306a36Sopenharmony_ci * 10 is set, the audio beep will oscillate at 1/(2**12). The keyboard beep 21962306a36Sopenharmony_ci * generator automatically selects a different bit to use if the system clock 22062306a36Sopenharmony_ci * is changed via Energy Star. 22162306a36Sopenharmony_ci */ 22262306a36Sopenharmony_ci#define BBC_KBD_BCNT_BITS 0x0007fc00 22362306a36Sopenharmony_ci#define BBC_KBC_BCNT_RESV 0xfff803ff 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci#endif /* _SPARC64_BBC_H */ 22662306a36Sopenharmony_ci 227