162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * New-style PCI core. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2004 - 2009 Paul Mundt 662306a36Sopenharmony_ci * Copyright (c) 2002 M. R. Brown 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Modelled after arch/mips/pci/pci.c: 962306a36Sopenharmony_ci * Copyright (C) 2003, 04 Ralf Baechle (ralf@linux-mips.org) 1062306a36Sopenharmony_ci */ 1162306a36Sopenharmony_ci#include <linux/kernel.h> 1262306a36Sopenharmony_ci#include <linux/mm.h> 1362306a36Sopenharmony_ci#include <linux/pci.h> 1462306a36Sopenharmony_ci#include <linux/init.h> 1562306a36Sopenharmony_ci#include <linux/types.h> 1662306a36Sopenharmony_ci#include <linux/io.h> 1762306a36Sopenharmony_ci#include <linux/mutex.h> 1862306a36Sopenharmony_ci#include <linux/spinlock.h> 1962306a36Sopenharmony_ci#include <linux/export.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ciunsigned long PCIBIOS_MIN_IO = 0x0000; 2262306a36Sopenharmony_ciunsigned long PCIBIOS_MIN_MEM = 0; 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci/* 2562306a36Sopenharmony_ci * The PCI controller list. 2662306a36Sopenharmony_ci */ 2762306a36Sopenharmony_cistatic struct pci_channel *hose_head, **hose_tail = &hose_head; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_cistatic int pci_initialized; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_cistatic void pcibios_scanbus(struct pci_channel *hose) 3262306a36Sopenharmony_ci{ 3362306a36Sopenharmony_ci static int next_busno; 3462306a36Sopenharmony_ci static int need_domain_info; 3562306a36Sopenharmony_ci LIST_HEAD(resources); 3662306a36Sopenharmony_ci struct resource *res; 3762306a36Sopenharmony_ci resource_size_t offset; 3862306a36Sopenharmony_ci int i, ret; 3962306a36Sopenharmony_ci struct pci_host_bridge *bridge; 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci bridge = pci_alloc_host_bridge(0); 4262306a36Sopenharmony_ci if (!bridge) 4362306a36Sopenharmony_ci return; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci for (i = 0; i < hose->nr_resources; i++) { 4662306a36Sopenharmony_ci res = hose->resources + i; 4762306a36Sopenharmony_ci offset = 0; 4862306a36Sopenharmony_ci if (res->flags & IORESOURCE_DISABLED) 4962306a36Sopenharmony_ci continue; 5062306a36Sopenharmony_ci if (res->flags & IORESOURCE_IO) 5162306a36Sopenharmony_ci offset = hose->io_offset; 5262306a36Sopenharmony_ci else if (res->flags & IORESOURCE_MEM) 5362306a36Sopenharmony_ci offset = hose->mem_offset; 5462306a36Sopenharmony_ci pci_add_resource_offset(&resources, res, offset); 5562306a36Sopenharmony_ci } 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci list_splice_init(&resources, &bridge->windows); 5862306a36Sopenharmony_ci bridge->dev.parent = NULL; 5962306a36Sopenharmony_ci bridge->sysdata = hose; 6062306a36Sopenharmony_ci bridge->busnr = next_busno; 6162306a36Sopenharmony_ci bridge->ops = hose->pci_ops; 6262306a36Sopenharmony_ci bridge->swizzle_irq = pci_common_swizzle; 6362306a36Sopenharmony_ci bridge->map_irq = pcibios_map_platform_irq; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci ret = pci_scan_root_bus_bridge(bridge); 6662306a36Sopenharmony_ci if (ret) { 6762306a36Sopenharmony_ci pci_free_host_bridge(bridge); 6862306a36Sopenharmony_ci return; 6962306a36Sopenharmony_ci } 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci hose->bus = bridge->bus; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci need_domain_info = need_domain_info || hose->index; 7462306a36Sopenharmony_ci hose->need_domain_info = need_domain_info; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci next_busno = hose->bus->busn_res.end + 1; 7762306a36Sopenharmony_ci /* Don't allow 8-bit bus number overflow inside the hose - 7862306a36Sopenharmony_ci reserve some space for bridges. */ 7962306a36Sopenharmony_ci if (next_busno > 224) { 8062306a36Sopenharmony_ci next_busno = 0; 8162306a36Sopenharmony_ci need_domain_info = 1; 8262306a36Sopenharmony_ci } 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci pci_bus_size_bridges(hose->bus); 8562306a36Sopenharmony_ci pci_bus_assign_resources(hose->bus); 8662306a36Sopenharmony_ci pci_bus_add_devices(hose->bus); 8762306a36Sopenharmony_ci} 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci/* 9062306a36Sopenharmony_ci * This interrupt-safe spinlock protects all accesses to PCI 9162306a36Sopenharmony_ci * configuration space. 9262306a36Sopenharmony_ci */ 9362306a36Sopenharmony_ciDEFINE_RAW_SPINLOCK(pci_config_lock); 9462306a36Sopenharmony_cistatic DEFINE_MUTEX(pci_scan_mutex); 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ciint register_pci_controller(struct pci_channel *hose) 9762306a36Sopenharmony_ci{ 9862306a36Sopenharmony_ci int i; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci for (i = 0; i < hose->nr_resources; i++) { 10162306a36Sopenharmony_ci struct resource *res = hose->resources + i; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci if (res->flags & IORESOURCE_DISABLED) 10462306a36Sopenharmony_ci continue; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci if (res->flags & IORESOURCE_IO) { 10762306a36Sopenharmony_ci if (request_resource(&ioport_resource, res) < 0) 10862306a36Sopenharmony_ci goto out; 10962306a36Sopenharmony_ci } else { 11062306a36Sopenharmony_ci if (request_resource(&iomem_resource, res) < 0) 11162306a36Sopenharmony_ci goto out; 11262306a36Sopenharmony_ci } 11362306a36Sopenharmony_ci } 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci *hose_tail = hose; 11662306a36Sopenharmony_ci hose_tail = &hose->next; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci /* 11962306a36Sopenharmony_ci * Do not panic here but later - this might happen before console init. 12062306a36Sopenharmony_ci */ 12162306a36Sopenharmony_ci if (!hose->io_map_base) { 12262306a36Sopenharmony_ci pr_warn("registering PCI controller with io_map_base unset\n"); 12362306a36Sopenharmony_ci } 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci /* 12662306a36Sopenharmony_ci * Setup the ERR/PERR and SERR timers, if available. 12762306a36Sopenharmony_ci */ 12862306a36Sopenharmony_ci pcibios_enable_timers(hose); 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci /* 13162306a36Sopenharmony_ci * Scan the bus if it is register after the PCI subsystem 13262306a36Sopenharmony_ci * initialization. 13362306a36Sopenharmony_ci */ 13462306a36Sopenharmony_ci if (pci_initialized) { 13562306a36Sopenharmony_ci mutex_lock(&pci_scan_mutex); 13662306a36Sopenharmony_ci pcibios_scanbus(hose); 13762306a36Sopenharmony_ci mutex_unlock(&pci_scan_mutex); 13862306a36Sopenharmony_ci } 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci return 0; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ciout: 14362306a36Sopenharmony_ci for (--i; i >= 0; i--) 14462306a36Sopenharmony_ci release_resource(&hose->resources[i]); 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci pr_warn("Skipping PCI bus scan due to resource conflict\n"); 14762306a36Sopenharmony_ci return -1; 14862306a36Sopenharmony_ci} 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic int __init pcibios_init(void) 15162306a36Sopenharmony_ci{ 15262306a36Sopenharmony_ci struct pci_channel *hose; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci /* Scan all of the recorded PCI controllers. */ 15562306a36Sopenharmony_ci for (hose = hose_head; hose; hose = hose->next) 15662306a36Sopenharmony_ci pcibios_scanbus(hose); 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci pci_initialized = 1; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci return 0; 16162306a36Sopenharmony_ci} 16262306a36Sopenharmony_cisubsys_initcall(pcibios_init); 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci/* 16562306a36Sopenharmony_ci * We need to avoid collisions with `mirrored' VGA ports 16662306a36Sopenharmony_ci * and other strange ISA hardware, so we always want the 16762306a36Sopenharmony_ci * addresses to be allocated in the 0x000-0x0ff region 16862306a36Sopenharmony_ci * modulo 0x400. 16962306a36Sopenharmony_ci */ 17062306a36Sopenharmony_ciresource_size_t pcibios_align_resource(void *data, const struct resource *res, 17162306a36Sopenharmony_ci resource_size_t size, resource_size_t align) 17262306a36Sopenharmony_ci{ 17362306a36Sopenharmony_ci struct pci_dev *dev = data; 17462306a36Sopenharmony_ci struct pci_channel *hose = dev->sysdata; 17562306a36Sopenharmony_ci resource_size_t start = res->start; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci if (res->flags & IORESOURCE_IO) { 17862306a36Sopenharmony_ci if (start < PCIBIOS_MIN_IO + hose->resources[0].start) 17962306a36Sopenharmony_ci start = PCIBIOS_MIN_IO + hose->resources[0].start; 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci /* 18262306a36Sopenharmony_ci * Put everything into 0x00-0xff region modulo 0x400. 18362306a36Sopenharmony_ci */ 18462306a36Sopenharmony_ci if (start & 0x300) 18562306a36Sopenharmony_ci start = (start + 0x3ff) & ~0x3ff; 18662306a36Sopenharmony_ci } 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci return start; 18962306a36Sopenharmony_ci} 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_cistatic void __init 19262306a36Sopenharmony_cipcibios_bus_report_status_early(struct pci_channel *hose, 19362306a36Sopenharmony_ci int top_bus, int current_bus, 19462306a36Sopenharmony_ci unsigned int status_mask, int warn) 19562306a36Sopenharmony_ci{ 19662306a36Sopenharmony_ci unsigned int pci_devfn; 19762306a36Sopenharmony_ci u16 status; 19862306a36Sopenharmony_ci int ret; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci for (pci_devfn = 0; pci_devfn < 0xff; pci_devfn++) { 20162306a36Sopenharmony_ci if (PCI_FUNC(pci_devfn)) 20262306a36Sopenharmony_ci continue; 20362306a36Sopenharmony_ci ret = early_read_config_word(hose, top_bus, current_bus, 20462306a36Sopenharmony_ci pci_devfn, PCI_STATUS, &status); 20562306a36Sopenharmony_ci if (ret != PCIBIOS_SUCCESSFUL) 20662306a36Sopenharmony_ci continue; 20762306a36Sopenharmony_ci if (status == 0xffff) 20862306a36Sopenharmony_ci continue; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci early_write_config_word(hose, top_bus, current_bus, 21162306a36Sopenharmony_ci pci_devfn, PCI_STATUS, 21262306a36Sopenharmony_ci status & status_mask); 21362306a36Sopenharmony_ci if (warn) 21462306a36Sopenharmony_ci pr_cont("(%02x:%02x: %04X) ", current_bus, pci_devfn, 21562306a36Sopenharmony_ci status); 21662306a36Sopenharmony_ci } 21762306a36Sopenharmony_ci} 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci/* 22062306a36Sopenharmony_ci * We can't use pci_find_device() here since we are 22162306a36Sopenharmony_ci * called from interrupt context. 22262306a36Sopenharmony_ci */ 22362306a36Sopenharmony_cistatic void __ref 22462306a36Sopenharmony_cipcibios_bus_report_status(struct pci_bus *bus, unsigned int status_mask, 22562306a36Sopenharmony_ci int warn) 22662306a36Sopenharmony_ci{ 22762306a36Sopenharmony_ci struct pci_dev *dev; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci list_for_each_entry(dev, &bus->devices, bus_list) { 23062306a36Sopenharmony_ci u16 status; 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci /* 23362306a36Sopenharmony_ci * ignore host bridge - we handle 23462306a36Sopenharmony_ci * that separately 23562306a36Sopenharmony_ci */ 23662306a36Sopenharmony_ci if (dev->bus->number == 0 && dev->devfn == 0) 23762306a36Sopenharmony_ci continue; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci pci_read_config_word(dev, PCI_STATUS, &status); 24062306a36Sopenharmony_ci if (status == 0xffff) 24162306a36Sopenharmony_ci continue; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci if ((status & status_mask) == 0) 24462306a36Sopenharmony_ci continue; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci /* clear the status errors */ 24762306a36Sopenharmony_ci pci_write_config_word(dev, PCI_STATUS, status & status_mask); 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci if (warn) 25062306a36Sopenharmony_ci pr_cont("(%s: %04X) ", pci_name(dev), status); 25162306a36Sopenharmony_ci } 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci list_for_each_entry(dev, &bus->devices, bus_list) 25462306a36Sopenharmony_ci if (dev->subordinate) 25562306a36Sopenharmony_ci pcibios_bus_report_status(dev->subordinate, status_mask, warn); 25662306a36Sopenharmony_ci} 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_civoid __ref pcibios_report_status(unsigned int status_mask, int warn) 25962306a36Sopenharmony_ci{ 26062306a36Sopenharmony_ci struct pci_channel *hose; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci for (hose = hose_head; hose; hose = hose->next) { 26362306a36Sopenharmony_ci if (unlikely(!hose->bus)) 26462306a36Sopenharmony_ci pcibios_bus_report_status_early(hose, hose_head->index, 26562306a36Sopenharmony_ci hose->index, status_mask, warn); 26662306a36Sopenharmony_ci else 26762306a36Sopenharmony_ci pcibios_bus_report_status(hose->bus, status_mask, warn); 26862306a36Sopenharmony_ci } 26962306a36Sopenharmony_ci} 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci#ifndef CONFIG_GENERIC_IOMAP 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_civoid __iomem *__pci_ioport_map(struct pci_dev *dev, 27462306a36Sopenharmony_ci unsigned long port, unsigned int nr) 27562306a36Sopenharmony_ci{ 27662306a36Sopenharmony_ci struct pci_channel *chan = dev->sysdata; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci if (unlikely(!chan->io_map_base)) { 27962306a36Sopenharmony_ci chan->io_map_base = sh_io_port_base; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci if (pci_domains_supported) 28262306a36Sopenharmony_ci panic("To avoid data corruption io_map_base MUST be " 28362306a36Sopenharmony_ci "set with multiple PCI domains."); 28462306a36Sopenharmony_ci } 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci return (void __iomem *)(chan->io_map_base + port); 28762306a36Sopenharmony_ci} 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_civoid pci_iounmap(struct pci_dev *dev, void __iomem *addr) 29062306a36Sopenharmony_ci{ 29162306a36Sopenharmony_ci iounmap(addr); 29262306a36Sopenharmony_ci} 29362306a36Sopenharmony_ciEXPORT_SYMBOL(pci_iounmap); 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci#endif /* CONFIG_GENERIC_IOMAP */ 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ciEXPORT_SYMBOL(PCIBIOS_MIN_IO); 29862306a36Sopenharmony_ciEXPORT_SYMBOL(PCIBIOS_MIN_MEM); 299