162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Hitachi UL SolutionEngine 7343 FPGA IRQ Support. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2008 Yoshihiro Shimoda 662306a36Sopenharmony_ci * Copyright (C) 2012 Paul Mundt 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Based on linux/arch/sh/boards/se/7343/irq.c 962306a36Sopenharmony_ci * Copyright (C) 2007 Nobuhiro Iwamatsu 1062306a36Sopenharmony_ci */ 1162306a36Sopenharmony_ci#define DRV_NAME "SE7343-FPGA" 1262306a36Sopenharmony_ci#define pr_fmt(fmt) DRV_NAME ": " fmt 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <linux/init.h> 1562306a36Sopenharmony_ci#include <linux/irq.h> 1662306a36Sopenharmony_ci#include <linux/interrupt.h> 1762306a36Sopenharmony_ci#include <linux/irqdomain.h> 1862306a36Sopenharmony_ci#include <linux/io.h> 1962306a36Sopenharmony_ci#include <linux/sizes.h> 2062306a36Sopenharmony_ci#include <mach-se/mach/se7343.h> 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#define PA_CPLD_BASE_ADDR 0x11400000 2362306a36Sopenharmony_ci#define PA_CPLD_ST_REG 0x08 /* CPLD Interrupt status register */ 2462306a36Sopenharmony_ci#define PA_CPLD_IMSK_REG 0x0a /* CPLD Interrupt mask register */ 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cistatic void __iomem *se7343_irq_regs; 2762306a36Sopenharmony_cistruct irq_domain *se7343_irq_domain; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_cistatic void se7343_irq_demux(struct irq_desc *desc) 3062306a36Sopenharmony_ci{ 3162306a36Sopenharmony_ci struct irq_data *data = irq_desc_get_irq_data(desc); 3262306a36Sopenharmony_ci struct irq_chip *chip = irq_data_get_irq_chip(data); 3362306a36Sopenharmony_ci unsigned long mask; 3462306a36Sopenharmony_ci int bit; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci chip->irq_mask_ack(data); 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci mask = ioread16(se7343_irq_regs + PA_CPLD_ST_REG); 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci for_each_set_bit(bit, &mask, SE7343_FPGA_IRQ_NR) 4162306a36Sopenharmony_ci generic_handle_domain_irq(se7343_irq_domain, bit); 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci chip->irq_unmask(data); 4462306a36Sopenharmony_ci} 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic void __init se7343_domain_init(void) 4762306a36Sopenharmony_ci{ 4862306a36Sopenharmony_ci int i; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci se7343_irq_domain = irq_domain_add_linear(NULL, SE7343_FPGA_IRQ_NR, 5162306a36Sopenharmony_ci &irq_domain_simple_ops, NULL); 5262306a36Sopenharmony_ci if (unlikely(!se7343_irq_domain)) { 5362306a36Sopenharmony_ci printk("Failed to get IRQ domain\n"); 5462306a36Sopenharmony_ci return; 5562306a36Sopenharmony_ci } 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci for (i = 0; i < SE7343_FPGA_IRQ_NR; i++) { 5862306a36Sopenharmony_ci int irq = irq_create_mapping(se7343_irq_domain, i); 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci if (unlikely(irq == 0)) { 6162306a36Sopenharmony_ci printk("Failed to allocate IRQ %d\n", i); 6262306a36Sopenharmony_ci return; 6362306a36Sopenharmony_ci } 6462306a36Sopenharmony_ci } 6562306a36Sopenharmony_ci} 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic void __init se7343_gc_init(void) 6862306a36Sopenharmony_ci{ 6962306a36Sopenharmony_ci struct irq_chip_generic *gc; 7062306a36Sopenharmony_ci struct irq_chip_type *ct; 7162306a36Sopenharmony_ci unsigned int irq_base; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci irq_base = irq_linear_revmap(se7343_irq_domain, 0); 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci gc = irq_alloc_generic_chip(DRV_NAME, 1, irq_base, se7343_irq_regs, 7662306a36Sopenharmony_ci handle_level_irq); 7762306a36Sopenharmony_ci if (unlikely(!gc)) 7862306a36Sopenharmony_ci return; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci ct = gc->chip_types; 8162306a36Sopenharmony_ci ct->chip.irq_mask = irq_gc_mask_set_bit; 8262306a36Sopenharmony_ci ct->chip.irq_unmask = irq_gc_mask_clr_bit; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci ct->regs.mask = PA_CPLD_IMSK_REG; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci irq_setup_generic_chip(gc, IRQ_MSK(SE7343_FPGA_IRQ_NR), 8762306a36Sopenharmony_ci IRQ_GC_INIT_MASK_CACHE, 8862306a36Sopenharmony_ci IRQ_NOREQUEST | IRQ_NOPROBE, 0); 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci irq_set_chained_handler(IRQ0_IRQ, se7343_irq_demux); 9162306a36Sopenharmony_ci irq_set_irq_type(IRQ0_IRQ, IRQ_TYPE_LEVEL_LOW); 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci irq_set_chained_handler(IRQ1_IRQ, se7343_irq_demux); 9462306a36Sopenharmony_ci irq_set_irq_type(IRQ1_IRQ, IRQ_TYPE_LEVEL_LOW); 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci irq_set_chained_handler(IRQ4_IRQ, se7343_irq_demux); 9762306a36Sopenharmony_ci irq_set_irq_type(IRQ4_IRQ, IRQ_TYPE_LEVEL_LOW); 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci irq_set_chained_handler(IRQ5_IRQ, se7343_irq_demux); 10062306a36Sopenharmony_ci irq_set_irq_type(IRQ5_IRQ, IRQ_TYPE_LEVEL_LOW); 10162306a36Sopenharmony_ci} 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci/* 10462306a36Sopenharmony_ci * Initialize IRQ setting 10562306a36Sopenharmony_ci */ 10662306a36Sopenharmony_civoid __init init_7343se_IRQ(void) 10762306a36Sopenharmony_ci{ 10862306a36Sopenharmony_ci se7343_irq_regs = ioremap(PA_CPLD_BASE_ADDR, SZ_16); 10962306a36Sopenharmony_ci if (unlikely(!se7343_irq_regs)) { 11062306a36Sopenharmony_ci pr_err("Failed to remap CPLD\n"); 11162306a36Sopenharmony_ci return; 11262306a36Sopenharmony_ci } 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci /* 11562306a36Sopenharmony_ci * All FPGA IRQs disabled by default 11662306a36Sopenharmony_ci */ 11762306a36Sopenharmony_ci iowrite16(0, se7343_irq_regs + PA_CPLD_IMSK_REG); 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci __raw_writew(0x2000, 0xb03fffec); /* mrshpc irq enable */ 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci se7343_domain_init(); 12262306a36Sopenharmony_ci se7343_gc_init(); 12362306a36Sopenharmony_ci} 124