162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * RISC-V specific functions to support DMA for non-coherent devices
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (c) 2021 Western Digital Corporation or its affiliates.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/dma-direct.h>
962306a36Sopenharmony_ci#include <linux/dma-map-ops.h>
1062306a36Sopenharmony_ci#include <linux/mm.h>
1162306a36Sopenharmony_ci#include <asm/cacheflush.h>
1262306a36Sopenharmony_ci#include <asm/dma-noncoherent.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_cistatic bool noncoherent_supported __ro_after_init;
1562306a36Sopenharmony_ciint dma_cache_alignment __ro_after_init = ARCH_DMA_MINALIGN;
1662306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(dma_cache_alignment);
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_cistatic inline void arch_dma_cache_wback(phys_addr_t paddr, size_t size)
1962306a36Sopenharmony_ci{
2062306a36Sopenharmony_ci	void *vaddr = phys_to_virt(paddr);
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#ifdef CONFIG_RISCV_NONSTANDARD_CACHE_OPS
2362306a36Sopenharmony_ci	if (unlikely(noncoherent_cache_ops.wback)) {
2462306a36Sopenharmony_ci		noncoherent_cache_ops.wback(paddr, size);
2562306a36Sopenharmony_ci		return;
2662306a36Sopenharmony_ci	}
2762306a36Sopenharmony_ci#endif
2862306a36Sopenharmony_ci	ALT_CMO_OP(clean, vaddr, size, riscv_cbom_block_size);
2962306a36Sopenharmony_ci}
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_cistatic inline void arch_dma_cache_inv(phys_addr_t paddr, size_t size)
3262306a36Sopenharmony_ci{
3362306a36Sopenharmony_ci	void *vaddr = phys_to_virt(paddr);
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci#ifdef CONFIG_RISCV_NONSTANDARD_CACHE_OPS
3662306a36Sopenharmony_ci	if (unlikely(noncoherent_cache_ops.inv)) {
3762306a36Sopenharmony_ci		noncoherent_cache_ops.inv(paddr, size);
3862306a36Sopenharmony_ci		return;
3962306a36Sopenharmony_ci	}
4062306a36Sopenharmony_ci#endif
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci	ALT_CMO_OP(inval, vaddr, size, riscv_cbom_block_size);
4362306a36Sopenharmony_ci}
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cistatic inline void arch_dma_cache_wback_inv(phys_addr_t paddr, size_t size)
4662306a36Sopenharmony_ci{
4762306a36Sopenharmony_ci	void *vaddr = phys_to_virt(paddr);
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci#ifdef CONFIG_RISCV_NONSTANDARD_CACHE_OPS
5062306a36Sopenharmony_ci	if (unlikely(noncoherent_cache_ops.wback_inv)) {
5162306a36Sopenharmony_ci		noncoherent_cache_ops.wback_inv(paddr, size);
5262306a36Sopenharmony_ci		return;
5362306a36Sopenharmony_ci	}
5462306a36Sopenharmony_ci#endif
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci	ALT_CMO_OP(flush, vaddr, size, riscv_cbom_block_size);
5762306a36Sopenharmony_ci}
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_cistatic inline bool arch_sync_dma_clean_before_fromdevice(void)
6062306a36Sopenharmony_ci{
6162306a36Sopenharmony_ci	return true;
6262306a36Sopenharmony_ci}
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_cistatic inline bool arch_sync_dma_cpu_needs_post_dma_flush(void)
6562306a36Sopenharmony_ci{
6662306a36Sopenharmony_ci	return true;
6762306a36Sopenharmony_ci}
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_civoid arch_sync_dma_for_device(phys_addr_t paddr, size_t size,
7062306a36Sopenharmony_ci			      enum dma_data_direction dir)
7162306a36Sopenharmony_ci{
7262306a36Sopenharmony_ci	switch (dir) {
7362306a36Sopenharmony_ci	case DMA_TO_DEVICE:
7462306a36Sopenharmony_ci		arch_dma_cache_wback(paddr, size);
7562306a36Sopenharmony_ci		break;
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	case DMA_FROM_DEVICE:
7862306a36Sopenharmony_ci		if (!arch_sync_dma_clean_before_fromdevice()) {
7962306a36Sopenharmony_ci			arch_dma_cache_inv(paddr, size);
8062306a36Sopenharmony_ci			break;
8162306a36Sopenharmony_ci		}
8262306a36Sopenharmony_ci		fallthrough;
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	case DMA_BIDIRECTIONAL:
8562306a36Sopenharmony_ci		/* Skip the invalidate here if it's done later */
8662306a36Sopenharmony_ci		if (IS_ENABLED(CONFIG_ARCH_HAS_SYNC_DMA_FOR_CPU) &&
8762306a36Sopenharmony_ci		    arch_sync_dma_cpu_needs_post_dma_flush())
8862306a36Sopenharmony_ci			arch_dma_cache_wback(paddr, size);
8962306a36Sopenharmony_ci		else
9062306a36Sopenharmony_ci			arch_dma_cache_wback_inv(paddr, size);
9162306a36Sopenharmony_ci		break;
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	default:
9462306a36Sopenharmony_ci		break;
9562306a36Sopenharmony_ci	}
9662306a36Sopenharmony_ci}
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_civoid arch_sync_dma_for_cpu(phys_addr_t paddr, size_t size,
9962306a36Sopenharmony_ci			   enum dma_data_direction dir)
10062306a36Sopenharmony_ci{
10162306a36Sopenharmony_ci	switch (dir) {
10262306a36Sopenharmony_ci	case DMA_TO_DEVICE:
10362306a36Sopenharmony_ci		break;
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	case DMA_FROM_DEVICE:
10662306a36Sopenharmony_ci	case DMA_BIDIRECTIONAL:
10762306a36Sopenharmony_ci		/* FROM_DEVICE invalidate needed if speculative CPU prefetch only */
10862306a36Sopenharmony_ci		if (arch_sync_dma_cpu_needs_post_dma_flush())
10962306a36Sopenharmony_ci			arch_dma_cache_inv(paddr, size);
11062306a36Sopenharmony_ci		break;
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci	default:
11362306a36Sopenharmony_ci		break;
11462306a36Sopenharmony_ci	}
11562306a36Sopenharmony_ci}
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_civoid arch_dma_prep_coherent(struct page *page, size_t size)
11862306a36Sopenharmony_ci{
11962306a36Sopenharmony_ci	void *flush_addr = page_address(page);
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci#ifdef CONFIG_RISCV_NONSTANDARD_CACHE_OPS
12262306a36Sopenharmony_ci	if (unlikely(noncoherent_cache_ops.wback_inv)) {
12362306a36Sopenharmony_ci		noncoherent_cache_ops.wback_inv(page_to_phys(page), size);
12462306a36Sopenharmony_ci		return;
12562306a36Sopenharmony_ci	}
12662306a36Sopenharmony_ci#endif
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	ALT_CMO_OP(flush, flush_addr, size, riscv_cbom_block_size);
12962306a36Sopenharmony_ci}
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_civoid arch_setup_dma_ops(struct device *dev, u64 dma_base, u64 size,
13262306a36Sopenharmony_ci		const struct iommu_ops *iommu, bool coherent)
13362306a36Sopenharmony_ci{
13462306a36Sopenharmony_ci	WARN_TAINT(!coherent && riscv_cbom_block_size > ARCH_DMA_MINALIGN,
13562306a36Sopenharmony_ci		   TAINT_CPU_OUT_OF_SPEC,
13662306a36Sopenharmony_ci		   "%s %s: ARCH_DMA_MINALIGN smaller than riscv,cbom-block-size (%d < %d)",
13762306a36Sopenharmony_ci		   dev_driver_string(dev), dev_name(dev),
13862306a36Sopenharmony_ci		   ARCH_DMA_MINALIGN, riscv_cbom_block_size);
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	WARN_TAINT(!coherent && !noncoherent_supported, TAINT_CPU_OUT_OF_SPEC,
14162306a36Sopenharmony_ci		   "%s %s: device non-coherent but no non-coherent operations supported",
14262306a36Sopenharmony_ci		   dev_driver_string(dev), dev_name(dev));
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	dev->dma_coherent = coherent;
14562306a36Sopenharmony_ci}
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_civoid riscv_noncoherent_supported(void)
14862306a36Sopenharmony_ci{
14962306a36Sopenharmony_ci	WARN(!riscv_cbom_block_size,
15062306a36Sopenharmony_ci	     "Non-coherent DMA support enabled without a block size\n");
15162306a36Sopenharmony_ci	noncoherent_supported = true;
15262306a36Sopenharmony_ci}
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_civoid __init riscv_set_dma_cache_alignment(void)
15562306a36Sopenharmony_ci{
15662306a36Sopenharmony_ci	if (!noncoherent_supported)
15762306a36Sopenharmony_ci		dma_cache_alignment = 1;
15862306a36Sopenharmony_ci}
159