162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright 2016,2017 IBM Corporation.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#define pr_fmt(fmt) "xive: " fmt
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/types.h>
962306a36Sopenharmony_ci#include <linux/irq.h>
1062306a36Sopenharmony_ci#include <linux/debugfs.h>
1162306a36Sopenharmony_ci#include <linux/smp.h>
1262306a36Sopenharmony_ci#include <linux/interrupt.h>
1362306a36Sopenharmony_ci#include <linux/seq_file.h>
1462306a36Sopenharmony_ci#include <linux/init.h>
1562306a36Sopenharmony_ci#include <linux/of.h>
1662306a36Sopenharmony_ci#include <linux/of_address.h>
1762306a36Sopenharmony_ci#include <linux/slab.h>
1862306a36Sopenharmony_ci#include <linux/spinlock.h>
1962306a36Sopenharmony_ci#include <linux/delay.h>
2062306a36Sopenharmony_ci#include <linux/cpumask.h>
2162306a36Sopenharmony_ci#include <linux/mm.h>
2262306a36Sopenharmony_ci#include <linux/kmemleak.h>
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#include <asm/machdep.h>
2562306a36Sopenharmony_ci#include <asm/io.h>
2662306a36Sopenharmony_ci#include <asm/smp.h>
2762306a36Sopenharmony_ci#include <asm/irq.h>
2862306a36Sopenharmony_ci#include <asm/errno.h>
2962306a36Sopenharmony_ci#include <asm/xive.h>
3062306a36Sopenharmony_ci#include <asm/xive-regs.h>
3162306a36Sopenharmony_ci#include <asm/opal.h>
3262306a36Sopenharmony_ci#include <asm/kvm_ppc.h>
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#include "xive-internal.h"
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_cistatic u32 xive_provision_size;
3862306a36Sopenharmony_cistatic u32 *xive_provision_chips;
3962306a36Sopenharmony_cistatic u32 xive_provision_chip_count;
4062306a36Sopenharmony_cistatic u32 xive_queue_shift;
4162306a36Sopenharmony_cistatic u32 xive_pool_vps = XIVE_INVALID_VP;
4262306a36Sopenharmony_cistatic struct kmem_cache *xive_provision_cache;
4362306a36Sopenharmony_cistatic bool xive_has_single_esc;
4462306a36Sopenharmony_cibool xive_has_save_restore;
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ciint xive_native_populate_irq_data(u32 hw_irq, struct xive_irq_data *data)
4762306a36Sopenharmony_ci{
4862306a36Sopenharmony_ci	__be64 flags, eoi_page, trig_page;
4962306a36Sopenharmony_ci	__be32 esb_shift, src_chip;
5062306a36Sopenharmony_ci	u64 opal_flags;
5162306a36Sopenharmony_ci	s64 rc;
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci	memset(data, 0, sizeof(*data));
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci	rc = opal_xive_get_irq_info(hw_irq, &flags, &eoi_page, &trig_page,
5662306a36Sopenharmony_ci				    &esb_shift, &src_chip);
5762306a36Sopenharmony_ci	if (rc) {
5862306a36Sopenharmony_ci		pr_err("opal_xive_get_irq_info(0x%x) returned %lld\n",
5962306a36Sopenharmony_ci		       hw_irq, rc);
6062306a36Sopenharmony_ci		return -EINVAL;
6162306a36Sopenharmony_ci	}
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci	opal_flags = be64_to_cpu(flags);
6462306a36Sopenharmony_ci	if (opal_flags & OPAL_XIVE_IRQ_STORE_EOI)
6562306a36Sopenharmony_ci		data->flags |= XIVE_IRQ_FLAG_STORE_EOI;
6662306a36Sopenharmony_ci	if (opal_flags & OPAL_XIVE_IRQ_STORE_EOI2)
6762306a36Sopenharmony_ci		data->flags |= XIVE_IRQ_FLAG_STORE_EOI;
6862306a36Sopenharmony_ci	if (opal_flags & OPAL_XIVE_IRQ_LSI)
6962306a36Sopenharmony_ci		data->flags |= XIVE_IRQ_FLAG_LSI;
7062306a36Sopenharmony_ci	data->eoi_page = be64_to_cpu(eoi_page);
7162306a36Sopenharmony_ci	data->trig_page = be64_to_cpu(trig_page);
7262306a36Sopenharmony_ci	data->esb_shift = be32_to_cpu(esb_shift);
7362306a36Sopenharmony_ci	data->src_chip = be32_to_cpu(src_chip);
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	data->eoi_mmio = ioremap(data->eoi_page, 1u << data->esb_shift);
7662306a36Sopenharmony_ci	if (!data->eoi_mmio) {
7762306a36Sopenharmony_ci		pr_err("Failed to map EOI page for irq 0x%x\n", hw_irq);
7862306a36Sopenharmony_ci		return -ENOMEM;
7962306a36Sopenharmony_ci	}
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	data->hw_irq = hw_irq;
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	if (!data->trig_page)
8462306a36Sopenharmony_ci		return 0;
8562306a36Sopenharmony_ci	if (data->trig_page == data->eoi_page) {
8662306a36Sopenharmony_ci		data->trig_mmio = data->eoi_mmio;
8762306a36Sopenharmony_ci		return 0;
8862306a36Sopenharmony_ci	}
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	data->trig_mmio = ioremap(data->trig_page, 1u << data->esb_shift);
9162306a36Sopenharmony_ci	if (!data->trig_mmio) {
9262306a36Sopenharmony_ci		pr_err("Failed to map trigger page for irq 0x%x\n", hw_irq);
9362306a36Sopenharmony_ci		return -ENOMEM;
9462306a36Sopenharmony_ci	}
9562306a36Sopenharmony_ci	return 0;
9662306a36Sopenharmony_ci}
9762306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_populate_irq_data);
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ciint xive_native_configure_irq(u32 hw_irq, u32 target, u8 prio, u32 sw_irq)
10062306a36Sopenharmony_ci{
10162306a36Sopenharmony_ci	s64 rc;
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	for (;;) {
10462306a36Sopenharmony_ci		rc = opal_xive_set_irq_config(hw_irq, target, prio, sw_irq);
10562306a36Sopenharmony_ci		if (rc != OPAL_BUSY)
10662306a36Sopenharmony_ci			break;
10762306a36Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
10862306a36Sopenharmony_ci	}
10962306a36Sopenharmony_ci	return rc == 0 ? 0 : -ENXIO;
11062306a36Sopenharmony_ci}
11162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_configure_irq);
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_cistatic int xive_native_get_irq_config(u32 hw_irq, u32 *target, u8 *prio,
11462306a36Sopenharmony_ci				      u32 *sw_irq)
11562306a36Sopenharmony_ci{
11662306a36Sopenharmony_ci	s64 rc;
11762306a36Sopenharmony_ci	__be64 vp;
11862306a36Sopenharmony_ci	__be32 lirq;
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	rc = opal_xive_get_irq_config(hw_irq, &vp, prio, &lirq);
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	*target = be64_to_cpu(vp);
12362306a36Sopenharmony_ci	*sw_irq = be32_to_cpu(lirq);
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci	return rc == 0 ? 0 : -ENXIO;
12662306a36Sopenharmony_ci}
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci#define vp_err(vp, fmt, ...) pr_err("VP[0x%x]: " fmt, vp, ##__VA_ARGS__)
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci/* This can be called multiple time to change a queue configuration */
13162306a36Sopenharmony_ciint xive_native_configure_queue(u32 vp_id, struct xive_q *q, u8 prio,
13262306a36Sopenharmony_ci				__be32 *qpage, u32 order, bool can_escalate)
13362306a36Sopenharmony_ci{
13462306a36Sopenharmony_ci	s64 rc = 0;
13562306a36Sopenharmony_ci	__be64 qeoi_page_be;
13662306a36Sopenharmony_ci	__be32 esc_irq_be;
13762306a36Sopenharmony_ci	u64 flags, qpage_phys;
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci	/* If there's an actual queue page, clean it */
14062306a36Sopenharmony_ci	if (order) {
14162306a36Sopenharmony_ci		if (WARN_ON(!qpage))
14262306a36Sopenharmony_ci			return -EINVAL;
14362306a36Sopenharmony_ci		qpage_phys = __pa(qpage);
14462306a36Sopenharmony_ci	} else
14562306a36Sopenharmony_ci		qpage_phys = 0;
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	/* Initialize the rest of the fields */
14862306a36Sopenharmony_ci	q->msk = order ? ((1u << (order - 2)) - 1) : 0;
14962306a36Sopenharmony_ci	q->idx = 0;
15062306a36Sopenharmony_ci	q->toggle = 0;
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	rc = opal_xive_get_queue_info(vp_id, prio, NULL, NULL,
15362306a36Sopenharmony_ci				      &qeoi_page_be,
15462306a36Sopenharmony_ci				      &esc_irq_be,
15562306a36Sopenharmony_ci				      NULL);
15662306a36Sopenharmony_ci	if (rc) {
15762306a36Sopenharmony_ci		vp_err(vp_id, "Failed to get queue %d info : %lld\n", prio, rc);
15862306a36Sopenharmony_ci		rc = -EIO;
15962306a36Sopenharmony_ci		goto fail;
16062306a36Sopenharmony_ci	}
16162306a36Sopenharmony_ci	q->eoi_phys = be64_to_cpu(qeoi_page_be);
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	/* Default flags */
16462306a36Sopenharmony_ci	flags = OPAL_XIVE_EQ_ALWAYS_NOTIFY | OPAL_XIVE_EQ_ENABLED;
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	/* Escalation needed ? */
16762306a36Sopenharmony_ci	if (can_escalate) {
16862306a36Sopenharmony_ci		q->esc_irq = be32_to_cpu(esc_irq_be);
16962306a36Sopenharmony_ci		flags |= OPAL_XIVE_EQ_ESCALATE;
17062306a36Sopenharmony_ci	}
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	/* Configure and enable the queue in HW */
17362306a36Sopenharmony_ci	for (;;) {
17462306a36Sopenharmony_ci		rc = opal_xive_set_queue_info(vp_id, prio, qpage_phys, order, flags);
17562306a36Sopenharmony_ci		if (rc != OPAL_BUSY)
17662306a36Sopenharmony_ci			break;
17762306a36Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
17862306a36Sopenharmony_ci	}
17962306a36Sopenharmony_ci	if (rc) {
18062306a36Sopenharmony_ci		vp_err(vp_id, "Failed to set queue %d info: %lld\n", prio, rc);
18162306a36Sopenharmony_ci		rc = -EIO;
18262306a36Sopenharmony_ci	} else {
18362306a36Sopenharmony_ci		/*
18462306a36Sopenharmony_ci		 * KVM code requires all of the above to be visible before
18562306a36Sopenharmony_ci		 * q->qpage is set due to how it manages IPI EOIs
18662306a36Sopenharmony_ci		 */
18762306a36Sopenharmony_ci		wmb();
18862306a36Sopenharmony_ci		q->qpage = qpage;
18962306a36Sopenharmony_ci	}
19062306a36Sopenharmony_cifail:
19162306a36Sopenharmony_ci	return rc;
19262306a36Sopenharmony_ci}
19362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_configure_queue);
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_cistatic void __xive_native_disable_queue(u32 vp_id, struct xive_q *q, u8 prio)
19662306a36Sopenharmony_ci{
19762306a36Sopenharmony_ci	s64 rc;
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci	/* Disable the queue in HW */
20062306a36Sopenharmony_ci	for (;;) {
20162306a36Sopenharmony_ci		rc = opal_xive_set_queue_info(vp_id, prio, 0, 0, 0);
20262306a36Sopenharmony_ci		if (rc != OPAL_BUSY)
20362306a36Sopenharmony_ci			break;
20462306a36Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
20562306a36Sopenharmony_ci	}
20662306a36Sopenharmony_ci	if (rc)
20762306a36Sopenharmony_ci		vp_err(vp_id, "Failed to disable queue %d : %lld\n", prio, rc);
20862306a36Sopenharmony_ci}
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_civoid xive_native_disable_queue(u32 vp_id, struct xive_q *q, u8 prio)
21162306a36Sopenharmony_ci{
21262306a36Sopenharmony_ci	__xive_native_disable_queue(vp_id, q, prio);
21362306a36Sopenharmony_ci}
21462306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_disable_queue);
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_cistatic int xive_native_setup_queue(unsigned int cpu, struct xive_cpu *xc, u8 prio)
21762306a36Sopenharmony_ci{
21862306a36Sopenharmony_ci	struct xive_q *q = &xc->queue[prio];
21962306a36Sopenharmony_ci	__be32 *qpage;
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	qpage = xive_queue_page_alloc(cpu, xive_queue_shift);
22262306a36Sopenharmony_ci	if (IS_ERR(qpage))
22362306a36Sopenharmony_ci		return PTR_ERR(qpage);
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	return xive_native_configure_queue(get_hard_smp_processor_id(cpu),
22662306a36Sopenharmony_ci					   q, prio, qpage, xive_queue_shift, false);
22762306a36Sopenharmony_ci}
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_cistatic void xive_native_cleanup_queue(unsigned int cpu, struct xive_cpu *xc, u8 prio)
23062306a36Sopenharmony_ci{
23162306a36Sopenharmony_ci	struct xive_q *q = &xc->queue[prio];
23262306a36Sopenharmony_ci	unsigned int alloc_order;
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci	/*
23562306a36Sopenharmony_ci	 * We use the variant with no iounmap as this is called on exec
23662306a36Sopenharmony_ci	 * from an IPI and iounmap isn't safe
23762306a36Sopenharmony_ci	 */
23862306a36Sopenharmony_ci	__xive_native_disable_queue(get_hard_smp_processor_id(cpu), q, prio);
23962306a36Sopenharmony_ci	alloc_order = xive_alloc_order(xive_queue_shift);
24062306a36Sopenharmony_ci	free_pages((unsigned long)q->qpage, alloc_order);
24162306a36Sopenharmony_ci	q->qpage = NULL;
24262306a36Sopenharmony_ci}
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_cistatic bool xive_native_match(struct device_node *node)
24562306a36Sopenharmony_ci{
24662306a36Sopenharmony_ci	return of_device_is_compatible(node, "ibm,opal-xive-vc");
24762306a36Sopenharmony_ci}
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_cistatic s64 opal_xive_allocate_irq(u32 chip_id)
25062306a36Sopenharmony_ci{
25162306a36Sopenharmony_ci	s64 irq = opal_xive_allocate_irq_raw(chip_id);
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	/*
25462306a36Sopenharmony_ci	 * Old versions of skiboot can incorrectly return 0xffffffff to
25562306a36Sopenharmony_ci	 * indicate no space, fix it up here.
25662306a36Sopenharmony_ci	 */
25762306a36Sopenharmony_ci	return irq == 0xffffffff ? OPAL_RESOURCE : irq;
25862306a36Sopenharmony_ci}
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci#ifdef CONFIG_SMP
26162306a36Sopenharmony_cistatic int xive_native_get_ipi(unsigned int cpu, struct xive_cpu *xc)
26262306a36Sopenharmony_ci{
26362306a36Sopenharmony_ci	s64 irq;
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci	/* Allocate an IPI and populate info about it */
26662306a36Sopenharmony_ci	for (;;) {
26762306a36Sopenharmony_ci		irq = opal_xive_allocate_irq(xc->chip_id);
26862306a36Sopenharmony_ci		if (irq == OPAL_BUSY) {
26962306a36Sopenharmony_ci			msleep(OPAL_BUSY_DELAY_MS);
27062306a36Sopenharmony_ci			continue;
27162306a36Sopenharmony_ci		}
27262306a36Sopenharmony_ci		if (irq < 0) {
27362306a36Sopenharmony_ci			pr_err("Failed to allocate IPI on CPU %d\n", cpu);
27462306a36Sopenharmony_ci			return -ENXIO;
27562306a36Sopenharmony_ci		}
27662306a36Sopenharmony_ci		xc->hw_ipi = irq;
27762306a36Sopenharmony_ci		break;
27862306a36Sopenharmony_ci	}
27962306a36Sopenharmony_ci	return 0;
28062306a36Sopenharmony_ci}
28162306a36Sopenharmony_ci#endif /* CONFIG_SMP */
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ciu32 xive_native_alloc_irq_on_chip(u32 chip_id)
28462306a36Sopenharmony_ci{
28562306a36Sopenharmony_ci	s64 rc;
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci	for (;;) {
28862306a36Sopenharmony_ci		rc = opal_xive_allocate_irq(chip_id);
28962306a36Sopenharmony_ci		if (rc != OPAL_BUSY)
29062306a36Sopenharmony_ci			break;
29162306a36Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
29262306a36Sopenharmony_ci	}
29362306a36Sopenharmony_ci	if (rc < 0)
29462306a36Sopenharmony_ci		return 0;
29562306a36Sopenharmony_ci	return rc;
29662306a36Sopenharmony_ci}
29762306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_alloc_irq_on_chip);
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_civoid xive_native_free_irq(u32 irq)
30062306a36Sopenharmony_ci{
30162306a36Sopenharmony_ci	for (;;) {
30262306a36Sopenharmony_ci		s64 rc = opal_xive_free_irq(irq);
30362306a36Sopenharmony_ci		if (rc != OPAL_BUSY)
30462306a36Sopenharmony_ci			break;
30562306a36Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
30662306a36Sopenharmony_ci	}
30762306a36Sopenharmony_ci}
30862306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_free_irq);
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci#ifdef CONFIG_SMP
31162306a36Sopenharmony_cistatic void xive_native_put_ipi(unsigned int cpu, struct xive_cpu *xc)
31262306a36Sopenharmony_ci{
31362306a36Sopenharmony_ci	s64 rc;
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci	/* Free the IPI */
31662306a36Sopenharmony_ci	if (xc->hw_ipi == XIVE_BAD_IRQ)
31762306a36Sopenharmony_ci		return;
31862306a36Sopenharmony_ci	for (;;) {
31962306a36Sopenharmony_ci		rc = opal_xive_free_irq(xc->hw_ipi);
32062306a36Sopenharmony_ci		if (rc == OPAL_BUSY) {
32162306a36Sopenharmony_ci			msleep(OPAL_BUSY_DELAY_MS);
32262306a36Sopenharmony_ci			continue;
32362306a36Sopenharmony_ci		}
32462306a36Sopenharmony_ci		xc->hw_ipi = XIVE_BAD_IRQ;
32562306a36Sopenharmony_ci		break;
32662306a36Sopenharmony_ci	}
32762306a36Sopenharmony_ci}
32862306a36Sopenharmony_ci#endif /* CONFIG_SMP */
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_cistatic void xive_native_shutdown(void)
33162306a36Sopenharmony_ci{
33262306a36Sopenharmony_ci	/* Switch the XIVE to emulation mode */
33362306a36Sopenharmony_ci	opal_xive_reset(OPAL_XIVE_MODE_EMU);
33462306a36Sopenharmony_ci}
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ci/*
33762306a36Sopenharmony_ci * Perform an "ack" cycle on the current thread, thus
33862306a36Sopenharmony_ci * grabbing the pending active priorities and updating
33962306a36Sopenharmony_ci * the CPPR to the most favored one.
34062306a36Sopenharmony_ci */
34162306a36Sopenharmony_cistatic void xive_native_update_pending(struct xive_cpu *xc)
34262306a36Sopenharmony_ci{
34362306a36Sopenharmony_ci	u8 he, cppr;
34462306a36Sopenharmony_ci	u16 ack;
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci	/* Perform the acknowledge hypervisor to register cycle */
34762306a36Sopenharmony_ci	ack = be16_to_cpu(__raw_readw(xive_tima + TM_SPC_ACK_HV_REG));
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_ci	/* Synchronize subsequent queue accesses */
35062306a36Sopenharmony_ci	mb();
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	/*
35362306a36Sopenharmony_ci	 * Grab the CPPR and the "HE" field which indicates the source
35462306a36Sopenharmony_ci	 * of the hypervisor interrupt (if any)
35562306a36Sopenharmony_ci	 */
35662306a36Sopenharmony_ci	cppr = ack & 0xff;
35762306a36Sopenharmony_ci	he = (ack >> 8) >> 6;
35862306a36Sopenharmony_ci	switch(he) {
35962306a36Sopenharmony_ci	case TM_QW3_NSR_HE_NONE: /* Nothing to see here */
36062306a36Sopenharmony_ci		break;
36162306a36Sopenharmony_ci	case TM_QW3_NSR_HE_PHYS: /* Physical thread interrupt */
36262306a36Sopenharmony_ci		if (cppr == 0xff)
36362306a36Sopenharmony_ci			return;
36462306a36Sopenharmony_ci		/* Mark the priority pending */
36562306a36Sopenharmony_ci		xc->pending_prio |= 1 << cppr;
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci		/*
36862306a36Sopenharmony_ci		 * A new interrupt should never have a CPPR less favored
36962306a36Sopenharmony_ci		 * than our current one.
37062306a36Sopenharmony_ci		 */
37162306a36Sopenharmony_ci		if (cppr >= xc->cppr)
37262306a36Sopenharmony_ci			pr_err("CPU %d odd ack CPPR, got %d at %d\n",
37362306a36Sopenharmony_ci			       smp_processor_id(), cppr, xc->cppr);
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_ci		/* Update our idea of what the CPPR is */
37662306a36Sopenharmony_ci		xc->cppr = cppr;
37762306a36Sopenharmony_ci		break;
37862306a36Sopenharmony_ci	case TM_QW3_NSR_HE_POOL: /* HV Pool interrupt (unused) */
37962306a36Sopenharmony_ci	case TM_QW3_NSR_HE_LSI:  /* Legacy FW LSI (unused) */
38062306a36Sopenharmony_ci		pr_err("CPU %d got unexpected interrupt type HE=%d\n",
38162306a36Sopenharmony_ci		       smp_processor_id(), he);
38262306a36Sopenharmony_ci		return;
38362306a36Sopenharmony_ci	}
38462306a36Sopenharmony_ci}
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_cistatic void xive_native_prepare_cpu(unsigned int cpu, struct xive_cpu *xc)
38762306a36Sopenharmony_ci{
38862306a36Sopenharmony_ci	xc->chip_id = cpu_to_chip_id(cpu);
38962306a36Sopenharmony_ci}
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_cistatic void xive_native_setup_cpu(unsigned int cpu, struct xive_cpu *xc)
39262306a36Sopenharmony_ci{
39362306a36Sopenharmony_ci	s64 rc;
39462306a36Sopenharmony_ci	u32 vp;
39562306a36Sopenharmony_ci	__be64 vp_cam_be;
39662306a36Sopenharmony_ci	u64 vp_cam;
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci	if (xive_pool_vps == XIVE_INVALID_VP)
39962306a36Sopenharmony_ci		return;
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_ci	/* Check if pool VP already active, if it is, pull it */
40262306a36Sopenharmony_ci	if (in_be32(xive_tima + TM_QW2_HV_POOL + TM_WORD2) & TM_QW2W2_VP)
40362306a36Sopenharmony_ci		in_be64(xive_tima + TM_SPC_PULL_POOL_CTX);
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ci	/* Enable the pool VP */
40662306a36Sopenharmony_ci	vp = xive_pool_vps + cpu;
40762306a36Sopenharmony_ci	for (;;) {
40862306a36Sopenharmony_ci		rc = opal_xive_set_vp_info(vp, OPAL_XIVE_VP_ENABLED, 0);
40962306a36Sopenharmony_ci		if (rc != OPAL_BUSY)
41062306a36Sopenharmony_ci			break;
41162306a36Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
41262306a36Sopenharmony_ci	}
41362306a36Sopenharmony_ci	if (rc) {
41462306a36Sopenharmony_ci		pr_err("Failed to enable pool VP on CPU %d\n", cpu);
41562306a36Sopenharmony_ci		return;
41662306a36Sopenharmony_ci	}
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_ci	/* Grab it's CAM value */
41962306a36Sopenharmony_ci	rc = opal_xive_get_vp_info(vp, NULL, &vp_cam_be, NULL, NULL);
42062306a36Sopenharmony_ci	if (rc) {
42162306a36Sopenharmony_ci		pr_err("Failed to get pool VP info CPU %d\n", cpu);
42262306a36Sopenharmony_ci		return;
42362306a36Sopenharmony_ci	}
42462306a36Sopenharmony_ci	vp_cam = be64_to_cpu(vp_cam_be);
42562306a36Sopenharmony_ci
42662306a36Sopenharmony_ci	/* Push it on the CPU (set LSMFB to 0xff to skip backlog scan) */
42762306a36Sopenharmony_ci	out_be32(xive_tima + TM_QW2_HV_POOL + TM_WORD0, 0xff);
42862306a36Sopenharmony_ci	out_be32(xive_tima + TM_QW2_HV_POOL + TM_WORD2, TM_QW2W2_VP | vp_cam);
42962306a36Sopenharmony_ci}
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_cistatic void xive_native_teardown_cpu(unsigned int cpu, struct xive_cpu *xc)
43262306a36Sopenharmony_ci{
43362306a36Sopenharmony_ci	s64 rc;
43462306a36Sopenharmony_ci	u32 vp;
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_ci	if (xive_pool_vps == XIVE_INVALID_VP)
43762306a36Sopenharmony_ci		return;
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci	/* Pull the pool VP from the CPU */
44062306a36Sopenharmony_ci	in_be64(xive_tima + TM_SPC_PULL_POOL_CTX);
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_ci	/* Disable it */
44362306a36Sopenharmony_ci	vp = xive_pool_vps + cpu;
44462306a36Sopenharmony_ci	for (;;) {
44562306a36Sopenharmony_ci		rc = opal_xive_set_vp_info(vp, 0, 0);
44662306a36Sopenharmony_ci		if (rc != OPAL_BUSY)
44762306a36Sopenharmony_ci			break;
44862306a36Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
44962306a36Sopenharmony_ci	}
45062306a36Sopenharmony_ci}
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_civoid xive_native_sync_source(u32 hw_irq)
45362306a36Sopenharmony_ci{
45462306a36Sopenharmony_ci	opal_xive_sync(XIVE_SYNC_EAS, hw_irq);
45562306a36Sopenharmony_ci}
45662306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_sync_source);
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_civoid xive_native_sync_queue(u32 hw_irq)
45962306a36Sopenharmony_ci{
46062306a36Sopenharmony_ci	opal_xive_sync(XIVE_SYNC_QUEUE, hw_irq);
46162306a36Sopenharmony_ci}
46262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_sync_queue);
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_ci#ifdef CONFIG_DEBUG_FS
46562306a36Sopenharmony_cistatic int xive_native_debug_create(struct dentry *xive_dir)
46662306a36Sopenharmony_ci{
46762306a36Sopenharmony_ci	debugfs_create_bool("save-restore", 0600, xive_dir, &xive_has_save_restore);
46862306a36Sopenharmony_ci	return 0;
46962306a36Sopenharmony_ci}
47062306a36Sopenharmony_ci#endif
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_cistatic const struct xive_ops xive_native_ops = {
47362306a36Sopenharmony_ci	.populate_irq_data	= xive_native_populate_irq_data,
47462306a36Sopenharmony_ci	.configure_irq		= xive_native_configure_irq,
47562306a36Sopenharmony_ci	.get_irq_config		= xive_native_get_irq_config,
47662306a36Sopenharmony_ci	.setup_queue		= xive_native_setup_queue,
47762306a36Sopenharmony_ci	.cleanup_queue		= xive_native_cleanup_queue,
47862306a36Sopenharmony_ci	.match			= xive_native_match,
47962306a36Sopenharmony_ci	.shutdown		= xive_native_shutdown,
48062306a36Sopenharmony_ci	.update_pending		= xive_native_update_pending,
48162306a36Sopenharmony_ci	.prepare_cpu		= xive_native_prepare_cpu,
48262306a36Sopenharmony_ci	.setup_cpu		= xive_native_setup_cpu,
48362306a36Sopenharmony_ci	.teardown_cpu		= xive_native_teardown_cpu,
48462306a36Sopenharmony_ci	.sync_source		= xive_native_sync_source,
48562306a36Sopenharmony_ci#ifdef CONFIG_SMP
48662306a36Sopenharmony_ci	.get_ipi		= xive_native_get_ipi,
48762306a36Sopenharmony_ci	.put_ipi		= xive_native_put_ipi,
48862306a36Sopenharmony_ci#endif /* CONFIG_SMP */
48962306a36Sopenharmony_ci#ifdef CONFIG_DEBUG_FS
49062306a36Sopenharmony_ci	.debug_create		= xive_native_debug_create,
49162306a36Sopenharmony_ci#endif /* CONFIG_DEBUG_FS */
49262306a36Sopenharmony_ci	.name			= "native",
49362306a36Sopenharmony_ci};
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_cistatic bool __init xive_parse_provisioning(struct device_node *np)
49662306a36Sopenharmony_ci{
49762306a36Sopenharmony_ci	int rc;
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_ci	if (of_property_read_u32(np, "ibm,xive-provision-page-size",
50062306a36Sopenharmony_ci				 &xive_provision_size) < 0)
50162306a36Sopenharmony_ci		return true;
50262306a36Sopenharmony_ci	rc = of_property_count_elems_of_size(np, "ibm,xive-provision-chips", 4);
50362306a36Sopenharmony_ci	if (rc < 0) {
50462306a36Sopenharmony_ci		pr_err("Error %d getting provision chips array\n", rc);
50562306a36Sopenharmony_ci		return false;
50662306a36Sopenharmony_ci	}
50762306a36Sopenharmony_ci	xive_provision_chip_count = rc;
50862306a36Sopenharmony_ci	if (rc == 0)
50962306a36Sopenharmony_ci		return true;
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_ci	xive_provision_chips = kcalloc(4, xive_provision_chip_count,
51262306a36Sopenharmony_ci				       GFP_KERNEL);
51362306a36Sopenharmony_ci	if (WARN_ON(!xive_provision_chips))
51462306a36Sopenharmony_ci		return false;
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	rc = of_property_read_u32_array(np, "ibm,xive-provision-chips",
51762306a36Sopenharmony_ci					xive_provision_chips,
51862306a36Sopenharmony_ci					xive_provision_chip_count);
51962306a36Sopenharmony_ci	if (rc < 0) {
52062306a36Sopenharmony_ci		pr_err("Error %d reading provision chips array\n", rc);
52162306a36Sopenharmony_ci		return false;
52262306a36Sopenharmony_ci	}
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_ci	xive_provision_cache = kmem_cache_create("xive-provision",
52562306a36Sopenharmony_ci						 xive_provision_size,
52662306a36Sopenharmony_ci						 xive_provision_size,
52762306a36Sopenharmony_ci						 0, NULL);
52862306a36Sopenharmony_ci	if (!xive_provision_cache) {
52962306a36Sopenharmony_ci		pr_err("Failed to allocate provision cache\n");
53062306a36Sopenharmony_ci		return false;
53162306a36Sopenharmony_ci	}
53262306a36Sopenharmony_ci	return true;
53362306a36Sopenharmony_ci}
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_cistatic void __init xive_native_setup_pools(void)
53662306a36Sopenharmony_ci{
53762306a36Sopenharmony_ci	/* Allocate a pool big enough */
53862306a36Sopenharmony_ci	pr_debug("Allocating VP block for pool size %u\n", nr_cpu_ids);
53962306a36Sopenharmony_ci
54062306a36Sopenharmony_ci	xive_pool_vps = xive_native_alloc_vp_block(nr_cpu_ids);
54162306a36Sopenharmony_ci	if (WARN_ON(xive_pool_vps == XIVE_INVALID_VP))
54262306a36Sopenharmony_ci		pr_err("Failed to allocate pool VP, KVM might not function\n");
54362306a36Sopenharmony_ci
54462306a36Sopenharmony_ci	pr_debug("Pool VPs allocated at 0x%x for %u max CPUs\n",
54562306a36Sopenharmony_ci		 xive_pool_vps, nr_cpu_ids);
54662306a36Sopenharmony_ci}
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_ciu32 xive_native_default_eq_shift(void)
54962306a36Sopenharmony_ci{
55062306a36Sopenharmony_ci	return xive_queue_shift;
55162306a36Sopenharmony_ci}
55262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_default_eq_shift);
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ciunsigned long xive_tima_os;
55562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_tima_os);
55662306a36Sopenharmony_ci
55762306a36Sopenharmony_cibool __init xive_native_init(void)
55862306a36Sopenharmony_ci{
55962306a36Sopenharmony_ci	struct device_node *np;
56062306a36Sopenharmony_ci	struct resource r;
56162306a36Sopenharmony_ci	void __iomem *tima;
56262306a36Sopenharmony_ci	struct property *prop;
56362306a36Sopenharmony_ci	u8 max_prio = 7;
56462306a36Sopenharmony_ci	const __be32 *p;
56562306a36Sopenharmony_ci	u32 val, cpu;
56662306a36Sopenharmony_ci	s64 rc;
56762306a36Sopenharmony_ci
56862306a36Sopenharmony_ci	if (xive_cmdline_disabled)
56962306a36Sopenharmony_ci		return false;
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci	pr_devel("xive_native_init()\n");
57262306a36Sopenharmony_ci	np = of_find_compatible_node(NULL, NULL, "ibm,opal-xive-pe");
57362306a36Sopenharmony_ci	if (!np) {
57462306a36Sopenharmony_ci		pr_devel("not found !\n");
57562306a36Sopenharmony_ci		return false;
57662306a36Sopenharmony_ci	}
57762306a36Sopenharmony_ci	pr_devel("Found %pOF\n", np);
57862306a36Sopenharmony_ci
57962306a36Sopenharmony_ci	/* Resource 1 is HV window */
58062306a36Sopenharmony_ci	if (of_address_to_resource(np, 1, &r)) {
58162306a36Sopenharmony_ci		pr_err("Failed to get thread mgmnt area resource\n");
58262306a36Sopenharmony_ci		goto err_put;
58362306a36Sopenharmony_ci	}
58462306a36Sopenharmony_ci	tima = ioremap(r.start, resource_size(&r));
58562306a36Sopenharmony_ci	if (!tima) {
58662306a36Sopenharmony_ci		pr_err("Failed to map thread mgmnt area\n");
58762306a36Sopenharmony_ci		goto err_put;
58862306a36Sopenharmony_ci	}
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_ci	/* Read number of priorities */
59162306a36Sopenharmony_ci	if (of_property_read_u32(np, "ibm,xive-#priorities", &val) == 0)
59262306a36Sopenharmony_ci		max_prio = val - 1;
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_ci	/* Iterate the EQ sizes and pick one */
59562306a36Sopenharmony_ci	of_property_for_each_u32(np, "ibm,xive-eq-sizes", prop, p, val) {
59662306a36Sopenharmony_ci		xive_queue_shift = val;
59762306a36Sopenharmony_ci		if (val == PAGE_SHIFT)
59862306a36Sopenharmony_ci			break;
59962306a36Sopenharmony_ci	}
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_ci	/* Do we support single escalation */
60262306a36Sopenharmony_ci	xive_has_single_esc = of_property_read_bool(np, "single-escalation-support");
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_ci	xive_has_save_restore = of_property_read_bool(np, "vp-save-restore");
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_ci	/* Configure Thread Management areas for KVM */
60762306a36Sopenharmony_ci	for_each_possible_cpu(cpu)
60862306a36Sopenharmony_ci		kvmppc_set_xive_tima(cpu, r.start, tima);
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci	/* Resource 2 is OS window */
61162306a36Sopenharmony_ci	if (of_address_to_resource(np, 2, &r)) {
61262306a36Sopenharmony_ci		pr_err("Failed to get thread mgmnt area resource\n");
61362306a36Sopenharmony_ci		goto err_put;
61462306a36Sopenharmony_ci	}
61562306a36Sopenharmony_ci
61662306a36Sopenharmony_ci	xive_tima_os = r.start;
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_ci	/* Grab size of provisioning pages */
61962306a36Sopenharmony_ci	xive_parse_provisioning(np);
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_ci	/* Switch the XIVE to exploitation mode */
62262306a36Sopenharmony_ci	rc = opal_xive_reset(OPAL_XIVE_MODE_EXPL);
62362306a36Sopenharmony_ci	if (rc) {
62462306a36Sopenharmony_ci		pr_err("Switch to exploitation mode failed with error %lld\n", rc);
62562306a36Sopenharmony_ci		goto err_put;
62662306a36Sopenharmony_ci	}
62762306a36Sopenharmony_ci
62862306a36Sopenharmony_ci	/* Setup some dummy HV pool VPs */
62962306a36Sopenharmony_ci	xive_native_setup_pools();
63062306a36Sopenharmony_ci
63162306a36Sopenharmony_ci	/* Initialize XIVE core with our backend */
63262306a36Sopenharmony_ci	if (!xive_core_init(np, &xive_native_ops, tima, TM_QW3_HV_PHYS,
63362306a36Sopenharmony_ci			    max_prio)) {
63462306a36Sopenharmony_ci		opal_xive_reset(OPAL_XIVE_MODE_EMU);
63562306a36Sopenharmony_ci		goto err_put;
63662306a36Sopenharmony_ci	}
63762306a36Sopenharmony_ci	of_node_put(np);
63862306a36Sopenharmony_ci	pr_info("Using %dkB queues\n", 1 << (xive_queue_shift - 10));
63962306a36Sopenharmony_ci	return true;
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_cierr_put:
64262306a36Sopenharmony_ci	of_node_put(np);
64362306a36Sopenharmony_ci	return false;
64462306a36Sopenharmony_ci}
64562306a36Sopenharmony_ci
64662306a36Sopenharmony_cistatic bool xive_native_provision_pages(void)
64762306a36Sopenharmony_ci{
64862306a36Sopenharmony_ci	u32 i;
64962306a36Sopenharmony_ci	void *p;
65062306a36Sopenharmony_ci
65162306a36Sopenharmony_ci	for (i = 0; i < xive_provision_chip_count; i++) {
65262306a36Sopenharmony_ci		u32 chip = xive_provision_chips[i];
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_ci		/*
65562306a36Sopenharmony_ci		 * XXX TODO: Try to make the allocation local to the node where
65662306a36Sopenharmony_ci		 * the chip resides.
65762306a36Sopenharmony_ci		 */
65862306a36Sopenharmony_ci		p = kmem_cache_alloc(xive_provision_cache, GFP_KERNEL);
65962306a36Sopenharmony_ci		if (!p) {
66062306a36Sopenharmony_ci			pr_err("Failed to allocate provisioning page\n");
66162306a36Sopenharmony_ci			return false;
66262306a36Sopenharmony_ci		}
66362306a36Sopenharmony_ci		kmemleak_ignore(p);
66462306a36Sopenharmony_ci		opal_xive_donate_page(chip, __pa(p));
66562306a36Sopenharmony_ci	}
66662306a36Sopenharmony_ci	return true;
66762306a36Sopenharmony_ci}
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_ciu32 xive_native_alloc_vp_block(u32 max_vcpus)
67062306a36Sopenharmony_ci{
67162306a36Sopenharmony_ci	s64 rc;
67262306a36Sopenharmony_ci	u32 order;
67362306a36Sopenharmony_ci
67462306a36Sopenharmony_ci	order = fls(max_vcpus) - 1;
67562306a36Sopenharmony_ci	if (max_vcpus > (1 << order))
67662306a36Sopenharmony_ci		order++;
67762306a36Sopenharmony_ci
67862306a36Sopenharmony_ci	pr_debug("VP block alloc, for max VCPUs %d use order %d\n",
67962306a36Sopenharmony_ci		 max_vcpus, order);
68062306a36Sopenharmony_ci
68162306a36Sopenharmony_ci	for (;;) {
68262306a36Sopenharmony_ci		rc = opal_xive_alloc_vp_block(order);
68362306a36Sopenharmony_ci		switch (rc) {
68462306a36Sopenharmony_ci		case OPAL_BUSY:
68562306a36Sopenharmony_ci			msleep(OPAL_BUSY_DELAY_MS);
68662306a36Sopenharmony_ci			break;
68762306a36Sopenharmony_ci		case OPAL_XIVE_PROVISIONING:
68862306a36Sopenharmony_ci			if (!xive_native_provision_pages())
68962306a36Sopenharmony_ci				return XIVE_INVALID_VP;
69062306a36Sopenharmony_ci			break;
69162306a36Sopenharmony_ci		default:
69262306a36Sopenharmony_ci			if (rc < 0) {
69362306a36Sopenharmony_ci				pr_err("OPAL failed to allocate VCPUs order %d, err %lld\n",
69462306a36Sopenharmony_ci				       order, rc);
69562306a36Sopenharmony_ci				return XIVE_INVALID_VP;
69662306a36Sopenharmony_ci			}
69762306a36Sopenharmony_ci			return rc;
69862306a36Sopenharmony_ci		}
69962306a36Sopenharmony_ci	}
70062306a36Sopenharmony_ci}
70162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_alloc_vp_block);
70262306a36Sopenharmony_ci
70362306a36Sopenharmony_civoid xive_native_free_vp_block(u32 vp_base)
70462306a36Sopenharmony_ci{
70562306a36Sopenharmony_ci	s64 rc;
70662306a36Sopenharmony_ci
70762306a36Sopenharmony_ci	if (vp_base == XIVE_INVALID_VP)
70862306a36Sopenharmony_ci		return;
70962306a36Sopenharmony_ci
71062306a36Sopenharmony_ci	rc = opal_xive_free_vp_block(vp_base);
71162306a36Sopenharmony_ci	if (rc < 0)
71262306a36Sopenharmony_ci		pr_warn("OPAL error %lld freeing VP block\n", rc);
71362306a36Sopenharmony_ci}
71462306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_free_vp_block);
71562306a36Sopenharmony_ci
71662306a36Sopenharmony_ciint xive_native_enable_vp(u32 vp_id, bool single_escalation)
71762306a36Sopenharmony_ci{
71862306a36Sopenharmony_ci	s64 rc;
71962306a36Sopenharmony_ci	u64 flags = OPAL_XIVE_VP_ENABLED;
72062306a36Sopenharmony_ci
72162306a36Sopenharmony_ci	if (single_escalation)
72262306a36Sopenharmony_ci		flags |= OPAL_XIVE_VP_SINGLE_ESCALATION;
72362306a36Sopenharmony_ci	for (;;) {
72462306a36Sopenharmony_ci		rc = opal_xive_set_vp_info(vp_id, flags, 0);
72562306a36Sopenharmony_ci		if (rc != OPAL_BUSY)
72662306a36Sopenharmony_ci			break;
72762306a36Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
72862306a36Sopenharmony_ci	}
72962306a36Sopenharmony_ci	if (rc)
73062306a36Sopenharmony_ci		vp_err(vp_id, "Failed to enable VP : %lld\n", rc);
73162306a36Sopenharmony_ci	return rc ? -EIO : 0;
73262306a36Sopenharmony_ci}
73362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_enable_vp);
73462306a36Sopenharmony_ci
73562306a36Sopenharmony_ciint xive_native_disable_vp(u32 vp_id)
73662306a36Sopenharmony_ci{
73762306a36Sopenharmony_ci	s64 rc;
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_ci	for (;;) {
74062306a36Sopenharmony_ci		rc = opal_xive_set_vp_info(vp_id, 0, 0);
74162306a36Sopenharmony_ci		if (rc != OPAL_BUSY)
74262306a36Sopenharmony_ci			break;
74362306a36Sopenharmony_ci		msleep(OPAL_BUSY_DELAY_MS);
74462306a36Sopenharmony_ci	}
74562306a36Sopenharmony_ci	if (rc)
74662306a36Sopenharmony_ci		vp_err(vp_id, "Failed to disable VP : %lld\n", rc);
74762306a36Sopenharmony_ci	return rc ? -EIO : 0;
74862306a36Sopenharmony_ci}
74962306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_disable_vp);
75062306a36Sopenharmony_ci
75162306a36Sopenharmony_ciint xive_native_get_vp_info(u32 vp_id, u32 *out_cam_id, u32 *out_chip_id)
75262306a36Sopenharmony_ci{
75362306a36Sopenharmony_ci	__be64 vp_cam_be;
75462306a36Sopenharmony_ci	__be32 vp_chip_id_be;
75562306a36Sopenharmony_ci	s64 rc;
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_ci	rc = opal_xive_get_vp_info(vp_id, NULL, &vp_cam_be, NULL, &vp_chip_id_be);
75862306a36Sopenharmony_ci	if (rc) {
75962306a36Sopenharmony_ci		vp_err(vp_id, "Failed to get VP info : %lld\n", rc);
76062306a36Sopenharmony_ci		return -EIO;
76162306a36Sopenharmony_ci	}
76262306a36Sopenharmony_ci	*out_cam_id = be64_to_cpu(vp_cam_be) & 0xffffffffu;
76362306a36Sopenharmony_ci	*out_chip_id = be32_to_cpu(vp_chip_id_be);
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_ci	return 0;
76662306a36Sopenharmony_ci}
76762306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_get_vp_info);
76862306a36Sopenharmony_ci
76962306a36Sopenharmony_cibool xive_native_has_single_escalation(void)
77062306a36Sopenharmony_ci{
77162306a36Sopenharmony_ci	return xive_has_single_esc;
77262306a36Sopenharmony_ci}
77362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_has_single_escalation);
77462306a36Sopenharmony_ci
77562306a36Sopenharmony_cibool xive_native_has_save_restore(void)
77662306a36Sopenharmony_ci{
77762306a36Sopenharmony_ci	return xive_has_save_restore;
77862306a36Sopenharmony_ci}
77962306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_has_save_restore);
78062306a36Sopenharmony_ci
78162306a36Sopenharmony_ciint xive_native_get_queue_info(u32 vp_id, u32 prio,
78262306a36Sopenharmony_ci			       u64 *out_qpage,
78362306a36Sopenharmony_ci			       u64 *out_qsize,
78462306a36Sopenharmony_ci			       u64 *out_qeoi_page,
78562306a36Sopenharmony_ci			       u32 *out_escalate_irq,
78662306a36Sopenharmony_ci			       u64 *out_qflags)
78762306a36Sopenharmony_ci{
78862306a36Sopenharmony_ci	__be64 qpage;
78962306a36Sopenharmony_ci	__be64 qsize;
79062306a36Sopenharmony_ci	__be64 qeoi_page;
79162306a36Sopenharmony_ci	__be32 escalate_irq;
79262306a36Sopenharmony_ci	__be64 qflags;
79362306a36Sopenharmony_ci	s64 rc;
79462306a36Sopenharmony_ci
79562306a36Sopenharmony_ci	rc = opal_xive_get_queue_info(vp_id, prio, &qpage, &qsize,
79662306a36Sopenharmony_ci				      &qeoi_page, &escalate_irq, &qflags);
79762306a36Sopenharmony_ci	if (rc) {
79862306a36Sopenharmony_ci		vp_err(vp_id, "failed to get queue %d info : %lld\n", prio, rc);
79962306a36Sopenharmony_ci		return -EIO;
80062306a36Sopenharmony_ci	}
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_ci	if (out_qpage)
80362306a36Sopenharmony_ci		*out_qpage = be64_to_cpu(qpage);
80462306a36Sopenharmony_ci	if (out_qsize)
80562306a36Sopenharmony_ci		*out_qsize = be64_to_cpu(qsize);
80662306a36Sopenharmony_ci	if (out_qeoi_page)
80762306a36Sopenharmony_ci		*out_qeoi_page = be64_to_cpu(qeoi_page);
80862306a36Sopenharmony_ci	if (out_escalate_irq)
80962306a36Sopenharmony_ci		*out_escalate_irq = be32_to_cpu(escalate_irq);
81062306a36Sopenharmony_ci	if (out_qflags)
81162306a36Sopenharmony_ci		*out_qflags = be64_to_cpu(qflags);
81262306a36Sopenharmony_ci
81362306a36Sopenharmony_ci	return 0;
81462306a36Sopenharmony_ci}
81562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_get_queue_info);
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_ciint xive_native_get_queue_state(u32 vp_id, u32 prio, u32 *qtoggle, u32 *qindex)
81862306a36Sopenharmony_ci{
81962306a36Sopenharmony_ci	__be32 opal_qtoggle;
82062306a36Sopenharmony_ci	__be32 opal_qindex;
82162306a36Sopenharmony_ci	s64 rc;
82262306a36Sopenharmony_ci
82362306a36Sopenharmony_ci	rc = opal_xive_get_queue_state(vp_id, prio, &opal_qtoggle,
82462306a36Sopenharmony_ci				       &opal_qindex);
82562306a36Sopenharmony_ci	if (rc) {
82662306a36Sopenharmony_ci		vp_err(vp_id, "failed to get queue %d state : %lld\n", prio, rc);
82762306a36Sopenharmony_ci		return -EIO;
82862306a36Sopenharmony_ci	}
82962306a36Sopenharmony_ci
83062306a36Sopenharmony_ci	if (qtoggle)
83162306a36Sopenharmony_ci		*qtoggle = be32_to_cpu(opal_qtoggle);
83262306a36Sopenharmony_ci	if (qindex)
83362306a36Sopenharmony_ci		*qindex = be32_to_cpu(opal_qindex);
83462306a36Sopenharmony_ci
83562306a36Sopenharmony_ci	return 0;
83662306a36Sopenharmony_ci}
83762306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_get_queue_state);
83862306a36Sopenharmony_ci
83962306a36Sopenharmony_ciint xive_native_set_queue_state(u32 vp_id, u32 prio, u32 qtoggle, u32 qindex)
84062306a36Sopenharmony_ci{
84162306a36Sopenharmony_ci	s64 rc;
84262306a36Sopenharmony_ci
84362306a36Sopenharmony_ci	rc = opal_xive_set_queue_state(vp_id, prio, qtoggle, qindex);
84462306a36Sopenharmony_ci	if (rc) {
84562306a36Sopenharmony_ci		vp_err(vp_id, "failed to set queue %d state : %lld\n", prio, rc);
84662306a36Sopenharmony_ci		return -EIO;
84762306a36Sopenharmony_ci	}
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_ci	return 0;
85062306a36Sopenharmony_ci}
85162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_set_queue_state);
85262306a36Sopenharmony_ci
85362306a36Sopenharmony_cibool xive_native_has_queue_state_support(void)
85462306a36Sopenharmony_ci{
85562306a36Sopenharmony_ci	return opal_check_token(OPAL_XIVE_GET_QUEUE_STATE) &&
85662306a36Sopenharmony_ci		opal_check_token(OPAL_XIVE_SET_QUEUE_STATE);
85762306a36Sopenharmony_ci}
85862306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_has_queue_state_support);
85962306a36Sopenharmony_ci
86062306a36Sopenharmony_ciint xive_native_get_vp_state(u32 vp_id, u64 *out_state)
86162306a36Sopenharmony_ci{
86262306a36Sopenharmony_ci	__be64 state;
86362306a36Sopenharmony_ci	s64 rc;
86462306a36Sopenharmony_ci
86562306a36Sopenharmony_ci	rc = opal_xive_get_vp_state(vp_id, &state);
86662306a36Sopenharmony_ci	if (rc) {
86762306a36Sopenharmony_ci		vp_err(vp_id, "failed to get vp state : %lld\n", rc);
86862306a36Sopenharmony_ci		return -EIO;
86962306a36Sopenharmony_ci	}
87062306a36Sopenharmony_ci
87162306a36Sopenharmony_ci	if (out_state)
87262306a36Sopenharmony_ci		*out_state = be64_to_cpu(state);
87362306a36Sopenharmony_ci	return 0;
87462306a36Sopenharmony_ci}
87562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(xive_native_get_vp_state);
87662306a36Sopenharmony_ci
87762306a36Sopenharmony_cimachine_arch_initcall(powernv, xive_core_debug_init);
878