162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * MPC85xx/86xx PCI Express structure define
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright 2007,2011 Freescale Semiconductor, Inc
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#ifdef __KERNEL__
962306a36Sopenharmony_ci#ifndef __POWERPC_FSL_PCI_H
1062306a36Sopenharmony_ci#define __POWERPC_FSL_PCI_H
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cistruct platform_device;
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci/* FSL PCI controller BRR1 register */
1662306a36Sopenharmony_ci#define PCI_FSL_BRR1      0xbf8
1762306a36Sopenharmony_ci#define PCI_FSL_BRR1_VER 0xffff
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#define PCIE_LTSSM	0x0404		/* PCIE Link Training and Status */
2062306a36Sopenharmony_ci#define PCIE_LTSSM_L0	0x16		/* L0 state */
2162306a36Sopenharmony_ci#define PCIE_FSL_CSR_CLASSCODE	0x474	/* FSL GPEX CSR */
2262306a36Sopenharmony_ci#define PCIE_IP_REV_2_2		0x02080202 /* PCIE IP block version Rev2.2 */
2362306a36Sopenharmony_ci#define PCIE_IP_REV_3_0		0x02080300 /* PCIE IP block version Rev3.0 */
2462306a36Sopenharmony_ci#define PIWAR_EN		0x80000000	/* Enable */
2562306a36Sopenharmony_ci#define PIWAR_PF		0x20000000	/* prefetch */
2662306a36Sopenharmony_ci#define PIWAR_TGI_LOCAL		0x00f00000	/* target - local memory */
2762306a36Sopenharmony_ci#define PIWAR_READ_SNOOP	0x00050000
2862306a36Sopenharmony_ci#define PIWAR_WRITE_SNOOP	0x00005000
2962306a36Sopenharmony_ci#define PIWAR_SZ_MASK          0x0000003f
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci#define PEX_PMCR_PTOMR		0x1
3262306a36Sopenharmony_ci#define PEX_PMCR_EXL2S		0x2
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#define PME_DISR_EN_PTOD	0x00008000
3562306a36Sopenharmony_ci#define PME_DISR_EN_ENL23D	0x00002000
3662306a36Sopenharmony_ci#define PME_DISR_EN_EXL23D	0x00001000
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci/* PCI/PCI Express outbound window reg */
3962306a36Sopenharmony_cistruct pci_outbound_window_regs {
4062306a36Sopenharmony_ci	__be32	potar;	/* 0x.0 - Outbound translation address register */
4162306a36Sopenharmony_ci	__be32	potear;	/* 0x.4 - Outbound translation extended address register */
4262306a36Sopenharmony_ci	__be32	powbar;	/* 0x.8 - Outbound window base address register */
4362306a36Sopenharmony_ci	u8	res1[4];
4462306a36Sopenharmony_ci	__be32	powar;	/* 0x.10 - Outbound window attributes register */
4562306a36Sopenharmony_ci	u8	res2[12];
4662306a36Sopenharmony_ci};
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci/* PCI/PCI Express inbound window reg */
4962306a36Sopenharmony_cistruct pci_inbound_window_regs {
5062306a36Sopenharmony_ci	__be32	pitar;	/* 0x.0 - Inbound translation address register */
5162306a36Sopenharmony_ci	u8	res1[4];
5262306a36Sopenharmony_ci	__be32	piwbar;	/* 0x.8 - Inbound window base address register */
5362306a36Sopenharmony_ci	__be32	piwbear;	/* 0x.c - Inbound window base extended address register */
5462306a36Sopenharmony_ci	__be32	piwar;	/* 0x.10 - Inbound window attributes register */
5562306a36Sopenharmony_ci	u8	res2[12];
5662306a36Sopenharmony_ci};
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci/* PCI/PCI Express IO block registers for 85xx/86xx */
5962306a36Sopenharmony_cistruct ccsr_pci {
6062306a36Sopenharmony_ci	__be32	config_addr;		/* 0x.000 - PCI/PCIE Configuration Address Register */
6162306a36Sopenharmony_ci	__be32	config_data;		/* 0x.004 - PCI/PCIE Configuration Data Register */
6262306a36Sopenharmony_ci	__be32	int_ack;		/* 0x.008 - PCI Interrupt Acknowledge Register */
6362306a36Sopenharmony_ci	__be32	pex_otb_cpl_tor;	/* 0x.00c - PCIE Outbound completion timeout register */
6462306a36Sopenharmony_ci	__be32	pex_conf_tor;		/* 0x.010 - PCIE configuration timeout register */
6562306a36Sopenharmony_ci	__be32	pex_config;		/* 0x.014 - PCIE CONFIG Register */
6662306a36Sopenharmony_ci	__be32	pex_int_status;		/* 0x.018 - PCIE interrupt status */
6762306a36Sopenharmony_ci	u8	res2[4];
6862306a36Sopenharmony_ci	__be32	pex_pme_mes_dr;		/* 0x.020 - PCIE PME and message detect register */
6962306a36Sopenharmony_ci	__be32	pex_pme_mes_disr;	/* 0x.024 - PCIE PME and message disable register */
7062306a36Sopenharmony_ci	__be32	pex_pme_mes_ier;	/* 0x.028 - PCIE PME and message interrupt enable register */
7162306a36Sopenharmony_ci	__be32	pex_pmcr;		/* 0x.02c - PCIE power management command register */
7262306a36Sopenharmony_ci	u8	res3[3016];
7362306a36Sopenharmony_ci	__be32	block_rev1;	/* 0x.bf8 - PCIE Block Revision register 1 */
7462306a36Sopenharmony_ci	__be32	block_rev2;	/* 0x.bfc - PCIE Block Revision register 2 */
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci/* PCI/PCI Express outbound window 0-4
7762306a36Sopenharmony_ci * Window 0 is the default window and is the only window enabled upon reset.
7862306a36Sopenharmony_ci * The default outbound register set is used when a transaction misses
7962306a36Sopenharmony_ci * in all of the other outbound windows.
8062306a36Sopenharmony_ci */
8162306a36Sopenharmony_ci	struct pci_outbound_window_regs pow[5];
8262306a36Sopenharmony_ci	u8	res14[96];
8362306a36Sopenharmony_ci	struct pci_inbound_window_regs	pmit;	/* 0xd00 - 0xd9c Inbound MSI */
8462306a36Sopenharmony_ci	u8	res6[96];
8562306a36Sopenharmony_ci/* PCI/PCI Express inbound window 3-0
8662306a36Sopenharmony_ci * inbound window 1 supports only a 32-bit base address and does not
8762306a36Sopenharmony_ci * define an inbound window base extended address register.
8862306a36Sopenharmony_ci */
8962306a36Sopenharmony_ci	struct pci_inbound_window_regs piw[4];
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci	__be32	pex_err_dr;		/* 0x.e00 - PCI/PCIE error detect register */
9262306a36Sopenharmony_ci	u8	res21[4];
9362306a36Sopenharmony_ci	__be32	pex_err_en;		/* 0x.e08 - PCI/PCIE error interrupt enable register */
9462306a36Sopenharmony_ci	u8	res22[4];
9562306a36Sopenharmony_ci	__be32	pex_err_disr;		/* 0x.e10 - PCI/PCIE error disable register */
9662306a36Sopenharmony_ci	u8	res23[12];
9762306a36Sopenharmony_ci	__be32	pex_err_cap_stat;	/* 0x.e20 - PCI/PCIE error capture status register */
9862306a36Sopenharmony_ci	u8	res24[4];
9962306a36Sopenharmony_ci	__be32	pex_err_cap_r0;		/* 0x.e28 - PCIE error capture register 0 */
10062306a36Sopenharmony_ci	__be32	pex_err_cap_r1;		/* 0x.e2c - PCIE error capture register 0 */
10162306a36Sopenharmony_ci	__be32	pex_err_cap_r2;		/* 0x.e30 - PCIE error capture register 0 */
10262306a36Sopenharmony_ci	__be32	pex_err_cap_r3;		/* 0x.e34 - PCIE error capture register 0 */
10362306a36Sopenharmony_ci	u8	res_e38[200];
10462306a36Sopenharmony_ci	__be32	pdb_stat;		/* 0x.f00 - PCIE Debug Status */
10562306a36Sopenharmony_ci	u8	res_f04[16];
10662306a36Sopenharmony_ci	__be32	pex_csr0;		/* 0x.f14 - PEX Control/Status register 0*/
10762306a36Sopenharmony_ci#define PEX_CSR0_LTSSM_MASK	0xFC
10862306a36Sopenharmony_ci#define PEX_CSR0_LTSSM_SHIFT	2
10962306a36Sopenharmony_ci#define PEX_CSR0_LTSSM_L0	0x11
11062306a36Sopenharmony_ci	__be32	pex_csr1;		/* 0x.f18 - PEX Control/Status register 1*/
11162306a36Sopenharmony_ci	u8	res_f1c[228];
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci};
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ciextern void fsl_pcibios_fixup_bus(struct pci_bus *bus);
11662306a36Sopenharmony_ciextern void fsl_pcibios_fixup_phb(struct pci_controller *phb);
11762306a36Sopenharmony_ciextern int mpc83xx_add_bridge(struct device_node *dev);
11862306a36Sopenharmony_ciu64 fsl_pci_immrbar_base(struct pci_controller *hose);
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ciextern struct device_node *fsl_pci_primary;
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci#ifdef CONFIG_PCI
12362306a36Sopenharmony_civoid __init fsl_pci_assign_primary(void);
12462306a36Sopenharmony_ci#else
12562306a36Sopenharmony_cistatic inline void fsl_pci_assign_primary(void) {}
12662306a36Sopenharmony_ci#endif
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci#ifdef CONFIG_FSL_PCI
12962306a36Sopenharmony_ciextern int fsl_pci_mcheck_exception(struct pt_regs *);
13062306a36Sopenharmony_ci#else
13162306a36Sopenharmony_cistatic inline int fsl_pci_mcheck_exception(struct pt_regs *regs) {return 0; }
13262306a36Sopenharmony_ci#endif
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci#endif /* __POWERPC_FSL_PCI_H */
13562306a36Sopenharmony_ci#endif /* __KERNEL__ */
136