162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * ULI M1575 setup code - specific to Freescale boards
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright 2007 Freescale Semiconductor Inc.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/stddef.h>
962306a36Sopenharmony_ci#include <linux/kernel.h>
1062306a36Sopenharmony_ci#include <linux/pci.h>
1162306a36Sopenharmony_ci#include <linux/interrupt.h>
1262306a36Sopenharmony_ci#include <linux/mc146818rtc.h>
1362306a36Sopenharmony_ci#include <linux/of_irq.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include <asm/pci-bridge.h>
1662306a36Sopenharmony_ci#include <asm/ppc-pci.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include <sysdev/fsl_pci.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#define ULI_PIRQA	0x08
2162306a36Sopenharmony_ci#define ULI_PIRQB	0x09
2262306a36Sopenharmony_ci#define ULI_PIRQC	0x0a
2362306a36Sopenharmony_ci#define ULI_PIRQD	0x0b
2462306a36Sopenharmony_ci#define ULI_PIRQE	0x0c
2562306a36Sopenharmony_ci#define ULI_PIRQF	0x0d
2662306a36Sopenharmony_ci#define ULI_PIRQG	0x0e
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#define ULI_8259_NONE	0x00
2962306a36Sopenharmony_ci#define ULI_8259_IRQ1	0x08
3062306a36Sopenharmony_ci#define ULI_8259_IRQ3	0x02
3162306a36Sopenharmony_ci#define ULI_8259_IRQ4	0x04
3262306a36Sopenharmony_ci#define ULI_8259_IRQ5	0x05
3362306a36Sopenharmony_ci#define ULI_8259_IRQ6	0x07
3462306a36Sopenharmony_ci#define ULI_8259_IRQ7	0x06
3562306a36Sopenharmony_ci#define ULI_8259_IRQ9	0x01
3662306a36Sopenharmony_ci#define ULI_8259_IRQ10	0x03
3762306a36Sopenharmony_ci#define ULI_8259_IRQ11	0x09
3862306a36Sopenharmony_ci#define ULI_8259_IRQ12	0x0b
3962306a36Sopenharmony_ci#define ULI_8259_IRQ14	0x0d
4062306a36Sopenharmony_ci#define ULI_8259_IRQ15	0x0f
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_cistatic u8 uli_pirq_to_irq[8] = {
4362306a36Sopenharmony_ci	ULI_8259_IRQ9,		/* PIRQA */
4462306a36Sopenharmony_ci	ULI_8259_IRQ10,		/* PIRQB */
4562306a36Sopenharmony_ci	ULI_8259_IRQ11,		/* PIRQC */
4662306a36Sopenharmony_ci	ULI_8259_IRQ12,		/* PIRQD */
4762306a36Sopenharmony_ci	ULI_8259_IRQ5,		/* PIRQE */
4862306a36Sopenharmony_ci	ULI_8259_IRQ6,		/* PIRQF */
4962306a36Sopenharmony_ci	ULI_8259_IRQ7,		/* PIRQG */
5062306a36Sopenharmony_ci	ULI_8259_NONE,		/* PIRQH */
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic inline bool is_quirk_valid(void)
5462306a36Sopenharmony_ci{
5562306a36Sopenharmony_ci	return (machine_is(mpc86xx_hpcn) ||
5662306a36Sopenharmony_ci		machine_is(mpc8544_ds) ||
5762306a36Sopenharmony_ci		machine_is(p2020_ds) ||
5862306a36Sopenharmony_ci		machine_is(mpc8572_ds));
5962306a36Sopenharmony_ci}
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci/* Bridge */
6262306a36Sopenharmony_cistatic void early_uli5249(struct pci_dev *dev)
6362306a36Sopenharmony_ci{
6462306a36Sopenharmony_ci	unsigned char temp;
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	if (!is_quirk_valid())
6762306a36Sopenharmony_ci		return;
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci	pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_IO |
7062306a36Sopenharmony_ci		 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci	/* read/write lock */
7362306a36Sopenharmony_ci	pci_read_config_byte(dev, 0x7c, &temp);
7462306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x7c, 0x80);
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci	/* set as P2P bridge */
7762306a36Sopenharmony_ci	pci_write_config_byte(dev, PCI_CLASS_PROG, 0x01);
7862306a36Sopenharmony_ci	dev->class |= 0x1;
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci	/* restore lock */
8162306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x7c, temp);
8262306a36Sopenharmony_ci}
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_cistatic void quirk_uli1575(struct pci_dev *dev)
8662306a36Sopenharmony_ci{
8762306a36Sopenharmony_ci	int i;
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	if (!is_quirk_valid())
9062306a36Sopenharmony_ci		return;
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci	/*
9362306a36Sopenharmony_ci	 * ULI1575 interrupts route setup
9462306a36Sopenharmony_ci	 */
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci	/* ULI1575 IRQ mapping conf register maps PIRQx to IRQn */
9762306a36Sopenharmony_ci	for (i = 0; i < 4; i++) {
9862306a36Sopenharmony_ci		u8 val = uli_pirq_to_irq[i*2] | (uli_pirq_to_irq[i*2+1] << 4);
9962306a36Sopenharmony_ci		pci_write_config_byte(dev, 0x48 + i, val);
10062306a36Sopenharmony_ci	}
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	/* USB 1.1 OHCI controller 1: dev 28, func 0 - IRQ12 */
10362306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x86, ULI_PIRQD);
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	/* USB 1.1 OHCI controller 2: dev 28, func 1 - IRQ9 */
10662306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x87, ULI_PIRQA);
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	/* USB 1.1 OHCI controller 3: dev 28, func 2 - IRQ10 */
10962306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x88, ULI_PIRQB);
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	/* Lan controller: dev 27, func 0 - IRQ6 */
11262306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x89, ULI_PIRQF);
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci	/* AC97 Audio controller: dev 29, func 0 - IRQ6 */
11562306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x8a, ULI_PIRQF);
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	/* Modem controller: dev 29, func 1 - IRQ6 */
11862306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x8b, ULI_PIRQF);
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	/* HD Audio controller: dev 29, func 2 - IRQ6 */
12162306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x8c, ULI_PIRQF);
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	/* SATA controller: dev 31, func 1 - IRQ5 */
12462306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x8d, ULI_PIRQE);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	/* SMB interrupt: dev 30, func 1 - IRQ7 */
12762306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x8e, ULI_PIRQG);
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	/* PMU ACPI SCI interrupt: dev 30, func 2 - IRQ7 */
13062306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x8f, ULI_PIRQG);
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	/* USB 2.0 controller: dev 28, func 3 */
13362306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x74, ULI_8259_IRQ11);
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	/* Primary PATA IDE IRQ: 14
13662306a36Sopenharmony_ci	 * Secondary PATA IDE IRQ: 15
13762306a36Sopenharmony_ci	 */
13862306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x44, 0x30 | ULI_8259_IRQ14);
13962306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x75, ULI_8259_IRQ15);
14062306a36Sopenharmony_ci}
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic void quirk_final_uli1575(struct pci_dev *dev)
14362306a36Sopenharmony_ci{
14462306a36Sopenharmony_ci	/* Set i8259 interrupt trigger
14562306a36Sopenharmony_ci	 * IRQ 3:  Level
14662306a36Sopenharmony_ci	 * IRQ 4:  Level
14762306a36Sopenharmony_ci	 * IRQ 5:  Level
14862306a36Sopenharmony_ci	 * IRQ 6:  Level
14962306a36Sopenharmony_ci	 * IRQ 7:  Level
15062306a36Sopenharmony_ci	 * IRQ 9:  Level
15162306a36Sopenharmony_ci	 * IRQ 10: Level
15262306a36Sopenharmony_ci	 * IRQ 11: Level
15362306a36Sopenharmony_ci	 * IRQ 12: Level
15462306a36Sopenharmony_ci	 * IRQ 14: Edge
15562306a36Sopenharmony_ci	 * IRQ 15: Edge
15662306a36Sopenharmony_ci	 */
15762306a36Sopenharmony_ci	if (!is_quirk_valid())
15862306a36Sopenharmony_ci		return;
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	outb(0xfa, 0x4d0);
16162306a36Sopenharmony_ci	outb(0x1e, 0x4d1);
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	/* setup RTC */
16462306a36Sopenharmony_ci	CMOS_WRITE(RTC_SET, RTC_CONTROL);
16562306a36Sopenharmony_ci	CMOS_WRITE(RTC_24H, RTC_CONTROL);
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	/* ensure month, date, and week alarm fields are ignored */
16862306a36Sopenharmony_ci	CMOS_WRITE(0, RTC_VALID);
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci	outb_p(0x7c, 0x72);
17162306a36Sopenharmony_ci	outb_p(RTC_ALARM_DONT_CARE, 0x73);
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ci	outb_p(0x7d, 0x72);
17462306a36Sopenharmony_ci	outb_p(RTC_ALARM_DONT_CARE, 0x73);
17562306a36Sopenharmony_ci}
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci/* SATA */
17862306a36Sopenharmony_cistatic void quirk_uli5288(struct pci_dev *dev)
17962306a36Sopenharmony_ci{
18062306a36Sopenharmony_ci	unsigned char c;
18162306a36Sopenharmony_ci	unsigned int d;
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci	if (!is_quirk_valid())
18462306a36Sopenharmony_ci		return;
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci	/* read/write lock */
18762306a36Sopenharmony_ci	pci_read_config_byte(dev, 0x83, &c);
18862306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x83, c|0x80);
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	pci_read_config_dword(dev, PCI_CLASS_REVISION, &d);
19162306a36Sopenharmony_ci	d = (d & 0xff) | (PCI_CLASS_STORAGE_SATA_AHCI << 8);
19262306a36Sopenharmony_ci	pci_write_config_dword(dev, PCI_CLASS_REVISION, d);
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci	/* restore lock */
19562306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x83, c);
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	/* disable emulated PATA mode enabled */
19862306a36Sopenharmony_ci	pci_read_config_byte(dev, 0x84, &c);
19962306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x84, c & ~0x01);
20062306a36Sopenharmony_ci}
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci/* PATA */
20362306a36Sopenharmony_cistatic void quirk_uli5229(struct pci_dev *dev)
20462306a36Sopenharmony_ci{
20562306a36Sopenharmony_ci	unsigned short temp;
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci	if (!is_quirk_valid())
20862306a36Sopenharmony_ci		return;
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE |
21162306a36Sopenharmony_ci		PCI_COMMAND_MASTER | PCI_COMMAND_IO);
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci	/* Enable Native IRQ 14/15 */
21462306a36Sopenharmony_ci	pci_read_config_word(dev, 0x4a, &temp);
21562306a36Sopenharmony_ci	pci_write_config_word(dev, 0x4a, temp | 0x1000);
21662306a36Sopenharmony_ci}
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci/* We have to do a dummy read on the P2P for the RTC to work, WTF */
21962306a36Sopenharmony_cistatic void quirk_final_uli5249(struct pci_dev *dev)
22062306a36Sopenharmony_ci{
22162306a36Sopenharmony_ci	int i;
22262306a36Sopenharmony_ci	u8 *dummy;
22362306a36Sopenharmony_ci	struct pci_bus *bus = dev->bus;
22462306a36Sopenharmony_ci	struct resource *res;
22562306a36Sopenharmony_ci	resource_size_t end = 0;
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCES+3; i++) {
22862306a36Sopenharmony_ci		unsigned long flags = pci_resource_flags(dev, i);
22962306a36Sopenharmony_ci		if ((flags & (IORESOURCE_MEM|IORESOURCE_PREFETCH)) == IORESOURCE_MEM)
23062306a36Sopenharmony_ci			end = pci_resource_end(dev, i);
23162306a36Sopenharmony_ci	}
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci	pci_bus_for_each_resource(bus, res, i) {
23462306a36Sopenharmony_ci		if (res && res->flags & IORESOURCE_MEM) {
23562306a36Sopenharmony_ci			if (res->end == end)
23662306a36Sopenharmony_ci				dummy = ioremap(res->start, 0x4);
23762306a36Sopenharmony_ci			else
23862306a36Sopenharmony_ci				dummy = ioremap(res->end - 3, 0x4);
23962306a36Sopenharmony_ci			if (dummy) {
24062306a36Sopenharmony_ci				in_8(dummy);
24162306a36Sopenharmony_ci				iounmap(dummy);
24262306a36Sopenharmony_ci			}
24362306a36Sopenharmony_ci			break;
24462306a36Sopenharmony_ci		}
24562306a36Sopenharmony_ci	}
24662306a36Sopenharmony_ci}
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, 0x5249, early_uli5249);
24962306a36Sopenharmony_ciDECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x1575, quirk_uli1575);
25062306a36Sopenharmony_ciDECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5288, quirk_uli5288);
25162306a36Sopenharmony_ciDECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5229, quirk_uli5229);
25262306a36Sopenharmony_ciDECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x5249, quirk_final_uli5249);
25362306a36Sopenharmony_ciDECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x1575, quirk_final_uli1575);
25462306a36Sopenharmony_ciDECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AL, 0x5229, quirk_uli5229);
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_cistatic void hpcd_quirk_uli1575(struct pci_dev *dev)
25762306a36Sopenharmony_ci{
25862306a36Sopenharmony_ci	u32 temp32;
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci	if (!machine_is(mpc86xx_hpcd))
26162306a36Sopenharmony_ci		return;
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	/* Disable INTx */
26462306a36Sopenharmony_ci	pci_read_config_dword(dev, 0x48, &temp32);
26562306a36Sopenharmony_ci	pci_write_config_dword(dev, 0x48, (temp32 | 1<<26));
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci	/* Enable sideband interrupt */
26862306a36Sopenharmony_ci	pci_read_config_dword(dev, 0x90, &temp32);
26962306a36Sopenharmony_ci	pci_write_config_dword(dev, 0x90, (temp32 | 1<<22));
27062306a36Sopenharmony_ci}
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_cistatic void hpcd_quirk_uli5288(struct pci_dev *dev)
27362306a36Sopenharmony_ci{
27462306a36Sopenharmony_ci	unsigned char c;
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci	if (!machine_is(mpc86xx_hpcd))
27762306a36Sopenharmony_ci		return;
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	pci_read_config_byte(dev, 0x83, &c);
28062306a36Sopenharmony_ci	c |= 0x80;
28162306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x83, c);
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	pci_write_config_byte(dev, PCI_CLASS_PROG, 0x01);
28462306a36Sopenharmony_ci	pci_write_config_byte(dev, PCI_CLASS_DEVICE, 0x06);
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci	pci_read_config_byte(dev, 0x83, &c);
28762306a36Sopenharmony_ci	c &= 0x7f;
28862306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x83, c);
28962306a36Sopenharmony_ci}
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci/*
29262306a36Sopenharmony_ci * Since 8259PIC was disabled on the board, the IDE device can not
29362306a36Sopenharmony_ci * use the legacy IRQ, we need to let the IDE device work under
29462306a36Sopenharmony_ci * native mode and use the interrupt line like other PCI devices.
29562306a36Sopenharmony_ci * IRQ14 is a sideband interrupt from IDE device to CPU and we use this
29662306a36Sopenharmony_ci * as the interrupt for IDE device.
29762306a36Sopenharmony_ci */
29862306a36Sopenharmony_cistatic void hpcd_quirk_uli5229(struct pci_dev *dev)
29962306a36Sopenharmony_ci{
30062306a36Sopenharmony_ci	unsigned char c;
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_ci	if (!machine_is(mpc86xx_hpcd))
30362306a36Sopenharmony_ci		return;
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	pci_read_config_byte(dev, 0x4b, &c);
30662306a36Sopenharmony_ci	c |= 0x10;
30762306a36Sopenharmony_ci	pci_write_config_byte(dev, 0x4b, c);
30862306a36Sopenharmony_ci}
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci/*
31162306a36Sopenharmony_ci * SATA interrupt pin bug fix
31262306a36Sopenharmony_ci * There's a chip bug for 5288, The interrupt pin should be 2,
31362306a36Sopenharmony_ci * not the read only value 1, So it use INTB#, not INTA# which
31462306a36Sopenharmony_ci * actually used by the IDE device 5229.
31562306a36Sopenharmony_ci * As of this bug, during the PCI initialization, 5288 read the
31662306a36Sopenharmony_ci * irq of IDE device from the device tree, this function fix this
31762306a36Sopenharmony_ci * bug by re-assigning a correct irq to 5288.
31862306a36Sopenharmony_ci *
31962306a36Sopenharmony_ci */
32062306a36Sopenharmony_cistatic void hpcd_final_uli5288(struct pci_dev *dev)
32162306a36Sopenharmony_ci{
32262306a36Sopenharmony_ci	struct pci_controller *hose = pci_bus_to_host(dev->bus);
32362306a36Sopenharmony_ci	struct device_node *hosenode = hose ? hose->dn : NULL;
32462306a36Sopenharmony_ci	struct of_phandle_args oirq;
32562306a36Sopenharmony_ci	u32 laddr[3];
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_ci	if (!machine_is(mpc86xx_hpcd))
32862306a36Sopenharmony_ci		return;
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	if (!hosenode)
33162306a36Sopenharmony_ci		return;
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_ci	oirq.np = hosenode;
33462306a36Sopenharmony_ci	oirq.args[0] = 2;
33562306a36Sopenharmony_ci	oirq.args_count = 1;
33662306a36Sopenharmony_ci	laddr[0] = (hose->first_busno << 16) | (PCI_DEVFN(31, 0) << 8);
33762306a36Sopenharmony_ci	laddr[1] = laddr[2] = 0;
33862306a36Sopenharmony_ci	of_irq_parse_raw(laddr, &oirq);
33962306a36Sopenharmony_ci	dev->irq = irq_create_of_mapping(&oirq);
34062306a36Sopenharmony_ci}
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_ciDECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x1575, hpcd_quirk_uli1575);
34362306a36Sopenharmony_ciDECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5288, hpcd_quirk_uli5288);
34462306a36Sopenharmony_ciDECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5229, hpcd_quirk_uli5229);
34562306a36Sopenharmony_ciDECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x5288, hpcd_final_uli5288);
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_cistatic int uli_exclude_device(struct pci_controller *hose, u_char bus, u_char devfn)
34862306a36Sopenharmony_ci{
34962306a36Sopenharmony_ci	if (hose->dn == fsl_pci_primary && bus == (hose->first_busno + 2)) {
35062306a36Sopenharmony_ci		/* exclude Modem controller */
35162306a36Sopenharmony_ci		if ((PCI_SLOT(devfn) == 29) && (PCI_FUNC(devfn) == 1))
35262306a36Sopenharmony_ci			return PCIBIOS_DEVICE_NOT_FOUND;
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci		/* exclude HD Audio controller */
35562306a36Sopenharmony_ci		if ((PCI_SLOT(devfn) == 29) && (PCI_FUNC(devfn) == 2))
35662306a36Sopenharmony_ci			return PCIBIOS_DEVICE_NOT_FOUND;
35762306a36Sopenharmony_ci	}
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci	return PCIBIOS_SUCCESSFUL;
36062306a36Sopenharmony_ci}
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_civoid __init uli_init(void)
36362306a36Sopenharmony_ci{
36462306a36Sopenharmony_ci	struct device_node *node;
36562306a36Sopenharmony_ci	struct device_node *pci_with_uli;
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci	/* See if we have a ULI under the primary */
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci	node = of_find_node_by_name(NULL, "uli1575");
37062306a36Sopenharmony_ci	while ((pci_with_uli = of_get_parent(node))) {
37162306a36Sopenharmony_ci		of_node_put(node);
37262306a36Sopenharmony_ci		node = pci_with_uli;
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci		if (pci_with_uli == fsl_pci_primary) {
37562306a36Sopenharmony_ci			ppc_md.pci_exclude_device = uli_exclude_device;
37662306a36Sopenharmony_ci			break;
37762306a36Sopenharmony_ci		}
37862306a36Sopenharmony_ci	}
37962306a36Sopenharmony_ci}
380