162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * CHRP pci routines. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/kernel.h> 762306a36Sopenharmony_ci#include <linux/pci.h> 862306a36Sopenharmony_ci#include <linux/delay.h> 962306a36Sopenharmony_ci#include <linux/string.h> 1062306a36Sopenharmony_ci#include <linux/init.h> 1162306a36Sopenharmony_ci#include <linux/pgtable.h> 1262306a36Sopenharmony_ci#include <linux/of_address.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <asm/io.h> 1562306a36Sopenharmony_ci#include <asm/irq.h> 1662306a36Sopenharmony_ci#include <asm/hydra.h> 1762306a36Sopenharmony_ci#include <asm/machdep.h> 1862306a36Sopenharmony_ci#include <asm/sections.h> 1962306a36Sopenharmony_ci#include <asm/pci-bridge.h> 2062306a36Sopenharmony_ci#include <asm/grackle.h> 2162306a36Sopenharmony_ci#include <asm/rtas.h> 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#include "chrp.h" 2462306a36Sopenharmony_ci#include "gg2.h" 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci/* LongTrail */ 2762306a36Sopenharmony_civoid __iomem *gg2_pci_config_base; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci/* 3062306a36Sopenharmony_ci * The VLSI Golden Gate II has only 512K of PCI configuration space, so we 3162306a36Sopenharmony_ci * limit the bus number to 3 bits 3262306a36Sopenharmony_ci */ 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cistatic int gg2_read_config(struct pci_bus *bus, unsigned int devfn, int off, 3562306a36Sopenharmony_ci int len, u32 *val) 3662306a36Sopenharmony_ci{ 3762306a36Sopenharmony_ci volatile void __iomem *cfg_data; 3862306a36Sopenharmony_ci struct pci_controller *hose = pci_bus_to_host(bus); 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci if (bus->number > 7) 4162306a36Sopenharmony_ci return PCIBIOS_DEVICE_NOT_FOUND; 4262306a36Sopenharmony_ci /* 4362306a36Sopenharmony_ci * Note: the caller has already checked that off is 4462306a36Sopenharmony_ci * suitably aligned and that len is 1, 2 or 4. 4562306a36Sopenharmony_ci */ 4662306a36Sopenharmony_ci cfg_data = hose->cfg_data + ((bus->number<<16) | (devfn<<8) | off); 4762306a36Sopenharmony_ci switch (len) { 4862306a36Sopenharmony_ci case 1: 4962306a36Sopenharmony_ci *val = in_8(cfg_data); 5062306a36Sopenharmony_ci break; 5162306a36Sopenharmony_ci case 2: 5262306a36Sopenharmony_ci *val = in_le16(cfg_data); 5362306a36Sopenharmony_ci break; 5462306a36Sopenharmony_ci default: 5562306a36Sopenharmony_ci *val = in_le32(cfg_data); 5662306a36Sopenharmony_ci break; 5762306a36Sopenharmony_ci } 5862306a36Sopenharmony_ci return PCIBIOS_SUCCESSFUL; 5962306a36Sopenharmony_ci} 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cistatic int gg2_write_config(struct pci_bus *bus, unsigned int devfn, int off, 6262306a36Sopenharmony_ci int len, u32 val) 6362306a36Sopenharmony_ci{ 6462306a36Sopenharmony_ci volatile void __iomem *cfg_data; 6562306a36Sopenharmony_ci struct pci_controller *hose = pci_bus_to_host(bus); 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci if (bus->number > 7) 6862306a36Sopenharmony_ci return PCIBIOS_DEVICE_NOT_FOUND; 6962306a36Sopenharmony_ci /* 7062306a36Sopenharmony_ci * Note: the caller has already checked that off is 7162306a36Sopenharmony_ci * suitably aligned and that len is 1, 2 or 4. 7262306a36Sopenharmony_ci */ 7362306a36Sopenharmony_ci cfg_data = hose->cfg_data + ((bus->number<<16) | (devfn<<8) | off); 7462306a36Sopenharmony_ci switch (len) { 7562306a36Sopenharmony_ci case 1: 7662306a36Sopenharmony_ci out_8(cfg_data, val); 7762306a36Sopenharmony_ci break; 7862306a36Sopenharmony_ci case 2: 7962306a36Sopenharmony_ci out_le16(cfg_data, val); 8062306a36Sopenharmony_ci break; 8162306a36Sopenharmony_ci default: 8262306a36Sopenharmony_ci out_le32(cfg_data, val); 8362306a36Sopenharmony_ci break; 8462306a36Sopenharmony_ci } 8562306a36Sopenharmony_ci return PCIBIOS_SUCCESSFUL; 8662306a36Sopenharmony_ci} 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic struct pci_ops gg2_pci_ops = 8962306a36Sopenharmony_ci{ 9062306a36Sopenharmony_ci .read = gg2_read_config, 9162306a36Sopenharmony_ci .write = gg2_write_config, 9262306a36Sopenharmony_ci}; 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci/* 9562306a36Sopenharmony_ci * Access functions for PCI config space using RTAS calls. 9662306a36Sopenharmony_ci */ 9762306a36Sopenharmony_cistatic int rtas_read_config(struct pci_bus *bus, unsigned int devfn, int offset, 9862306a36Sopenharmony_ci int len, u32 *val) 9962306a36Sopenharmony_ci{ 10062306a36Sopenharmony_ci struct pci_controller *hose = pci_bus_to_host(bus); 10162306a36Sopenharmony_ci unsigned long addr = (offset & 0xff) | ((devfn & 0xff) << 8) 10262306a36Sopenharmony_ci | (((bus->number - hose->first_busno) & 0xff) << 16) 10362306a36Sopenharmony_ci | (hose->global_number << 24); 10462306a36Sopenharmony_ci int ret = -1; 10562306a36Sopenharmony_ci int rval; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci rval = rtas_call(rtas_function_token(RTAS_FN_READ_PCI_CONFIG), 2, 2, &ret, addr, len); 10862306a36Sopenharmony_ci *val = ret; 10962306a36Sopenharmony_ci return rval? PCIBIOS_DEVICE_NOT_FOUND: PCIBIOS_SUCCESSFUL; 11062306a36Sopenharmony_ci} 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cistatic int rtas_write_config(struct pci_bus *bus, unsigned int devfn, int offset, 11362306a36Sopenharmony_ci int len, u32 val) 11462306a36Sopenharmony_ci{ 11562306a36Sopenharmony_ci struct pci_controller *hose = pci_bus_to_host(bus); 11662306a36Sopenharmony_ci unsigned long addr = (offset & 0xff) | ((devfn & 0xff) << 8) 11762306a36Sopenharmony_ci | (((bus->number - hose->first_busno) & 0xff) << 16) 11862306a36Sopenharmony_ci | (hose->global_number << 24); 11962306a36Sopenharmony_ci int rval; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci rval = rtas_call(rtas_function_token(RTAS_FN_WRITE_PCI_CONFIG), 3, 1, NULL, 12262306a36Sopenharmony_ci addr, len, val); 12362306a36Sopenharmony_ci return rval? PCIBIOS_DEVICE_NOT_FOUND: PCIBIOS_SUCCESSFUL; 12462306a36Sopenharmony_ci} 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic struct pci_ops rtas_pci_ops = 12762306a36Sopenharmony_ci{ 12862306a36Sopenharmony_ci .read = rtas_read_config, 12962306a36Sopenharmony_ci .write = rtas_write_config, 13062306a36Sopenharmony_ci}; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_civolatile struct Hydra __iomem *Hydra = NULL; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistatic int __init hydra_init(void) 13562306a36Sopenharmony_ci{ 13662306a36Sopenharmony_ci struct device_node *np; 13762306a36Sopenharmony_ci struct resource r; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci np = of_find_node_by_name(NULL, "mac-io"); 14062306a36Sopenharmony_ci if (np == NULL || of_address_to_resource(np, 0, &r)) { 14162306a36Sopenharmony_ci of_node_put(np); 14262306a36Sopenharmony_ci return 0; 14362306a36Sopenharmony_ci } 14462306a36Sopenharmony_ci of_node_put(np); 14562306a36Sopenharmony_ci Hydra = ioremap(r.start, resource_size(&r)); 14662306a36Sopenharmony_ci printk("Hydra Mac I/O at %llx\n", (unsigned long long)r.start); 14762306a36Sopenharmony_ci printk("Hydra Feature_Control was %x", 14862306a36Sopenharmony_ci in_le32(&Hydra->Feature_Control)); 14962306a36Sopenharmony_ci out_le32(&Hydra->Feature_Control, (HYDRA_FC_SCC_CELL_EN | 15062306a36Sopenharmony_ci HYDRA_FC_SCSI_CELL_EN | 15162306a36Sopenharmony_ci HYDRA_FC_SCCA_ENABLE | 15262306a36Sopenharmony_ci HYDRA_FC_SCCB_ENABLE | 15362306a36Sopenharmony_ci HYDRA_FC_ARB_BYPASS | 15462306a36Sopenharmony_ci HYDRA_FC_MPIC_ENABLE | 15562306a36Sopenharmony_ci HYDRA_FC_SLOW_SCC_PCLK | 15662306a36Sopenharmony_ci HYDRA_FC_MPIC_IS_MASTER)); 15762306a36Sopenharmony_ci printk(", now %x\n", in_le32(&Hydra->Feature_Control)); 15862306a36Sopenharmony_ci return 1; 15962306a36Sopenharmony_ci} 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci#define PRG_CL_RESET_VALID 0x00010000 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_cistatic void __init 16462306a36Sopenharmony_cisetup_python(struct pci_controller *hose, struct device_node *dev) 16562306a36Sopenharmony_ci{ 16662306a36Sopenharmony_ci u32 __iomem *reg; 16762306a36Sopenharmony_ci u32 val; 16862306a36Sopenharmony_ci struct resource r; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci if (of_address_to_resource(dev, 0, &r)) { 17162306a36Sopenharmony_ci printk(KERN_ERR "No address for Python PCI controller\n"); 17262306a36Sopenharmony_ci return; 17362306a36Sopenharmony_ci } 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci /* Clear the magic go-slow bit */ 17662306a36Sopenharmony_ci reg = ioremap(r.start + 0xf6000, 0x40); 17762306a36Sopenharmony_ci BUG_ON(!reg); 17862306a36Sopenharmony_ci val = in_be32(®[12]); 17962306a36Sopenharmony_ci if (val & PRG_CL_RESET_VALID) { 18062306a36Sopenharmony_ci out_be32(®[12], val & ~PRG_CL_RESET_VALID); 18162306a36Sopenharmony_ci in_be32(®[12]); 18262306a36Sopenharmony_ci } 18362306a36Sopenharmony_ci iounmap(reg); 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci setup_indirect_pci(hose, r.start + 0xf8000, r.start + 0xf8010, 0); 18662306a36Sopenharmony_ci} 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci/* Marvell Discovery II based Pegasos 2 */ 18962306a36Sopenharmony_cistatic void __init setup_peg2(struct pci_controller *hose, struct device_node *dev) 19062306a36Sopenharmony_ci{ 19162306a36Sopenharmony_ci struct device_node *root = of_find_node_by_path("/"); 19262306a36Sopenharmony_ci struct device_node *rtas; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci rtas = of_find_node_by_name (root, "rtas"); 19562306a36Sopenharmony_ci if (rtas) { 19662306a36Sopenharmony_ci hose->ops = &rtas_pci_ops; 19762306a36Sopenharmony_ci of_node_put(rtas); 19862306a36Sopenharmony_ci } else { 19962306a36Sopenharmony_ci printk ("RTAS supporting Pegasos OF not found, please upgrade" 20062306a36Sopenharmony_ci " your firmware\n"); 20162306a36Sopenharmony_ci } 20262306a36Sopenharmony_ci pci_add_flags(PCI_REASSIGN_ALL_BUS); 20362306a36Sopenharmony_ci /* keep the reference to the root node */ 20462306a36Sopenharmony_ci} 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_civoid __init 20762306a36Sopenharmony_cichrp_find_bridges(void) 20862306a36Sopenharmony_ci{ 20962306a36Sopenharmony_ci struct device_node *dev; 21062306a36Sopenharmony_ci const int *bus_range; 21162306a36Sopenharmony_ci int len, index = -1; 21262306a36Sopenharmony_ci struct pci_controller *hose; 21362306a36Sopenharmony_ci const unsigned int *dma; 21462306a36Sopenharmony_ci const char *model, *machine; 21562306a36Sopenharmony_ci int is_longtrail = 0, is_mot = 0, is_pegasos = 0; 21662306a36Sopenharmony_ci struct device_node *root = of_find_node_by_path("/"); 21762306a36Sopenharmony_ci struct resource r; 21862306a36Sopenharmony_ci /* 21962306a36Sopenharmony_ci * The PCI host bridge nodes on some machines don't have 22062306a36Sopenharmony_ci * properties to adequately identify them, so we have to 22162306a36Sopenharmony_ci * look at what sort of machine this is as well. 22262306a36Sopenharmony_ci */ 22362306a36Sopenharmony_ci machine = of_get_property(root, "model", NULL); 22462306a36Sopenharmony_ci if (machine != NULL) { 22562306a36Sopenharmony_ci is_longtrail = strncmp(machine, "IBM,LongTrail", 13) == 0; 22662306a36Sopenharmony_ci is_mot = strncmp(machine, "MOT", 3) == 0; 22762306a36Sopenharmony_ci if (strncmp(machine, "Pegasos2", 8) == 0) 22862306a36Sopenharmony_ci is_pegasos = 2; 22962306a36Sopenharmony_ci else if (strncmp(machine, "Pegasos", 7) == 0) 23062306a36Sopenharmony_ci is_pegasos = 1; 23162306a36Sopenharmony_ci } 23262306a36Sopenharmony_ci for_each_child_of_node(root, dev) { 23362306a36Sopenharmony_ci if (!of_node_is_type(dev, "pci")) 23462306a36Sopenharmony_ci continue; 23562306a36Sopenharmony_ci ++index; 23662306a36Sopenharmony_ci /* The GG2 bridge on the LongTrail doesn't have an address */ 23762306a36Sopenharmony_ci if (of_address_to_resource(dev, 0, &r) && !is_longtrail) { 23862306a36Sopenharmony_ci printk(KERN_WARNING "Can't use %pOF: no address\n", 23962306a36Sopenharmony_ci dev); 24062306a36Sopenharmony_ci continue; 24162306a36Sopenharmony_ci } 24262306a36Sopenharmony_ci bus_range = of_get_property(dev, "bus-range", &len); 24362306a36Sopenharmony_ci if (bus_range == NULL || len < 2 * sizeof(int)) { 24462306a36Sopenharmony_ci printk(KERN_WARNING "Can't get bus-range for %pOF\n", 24562306a36Sopenharmony_ci dev); 24662306a36Sopenharmony_ci continue; 24762306a36Sopenharmony_ci } 24862306a36Sopenharmony_ci if (bus_range[1] == bus_range[0]) 24962306a36Sopenharmony_ci printk(KERN_INFO "PCI bus %d", bus_range[0]); 25062306a36Sopenharmony_ci else 25162306a36Sopenharmony_ci printk(KERN_INFO "PCI buses %d..%d", 25262306a36Sopenharmony_ci bus_range[0], bus_range[1]); 25362306a36Sopenharmony_ci printk(" controlled by %pOF", dev); 25462306a36Sopenharmony_ci if (!is_longtrail) 25562306a36Sopenharmony_ci printk(" at %llx", (unsigned long long)r.start); 25662306a36Sopenharmony_ci printk("\n"); 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci hose = pcibios_alloc_controller(dev); 25962306a36Sopenharmony_ci if (!hose) { 26062306a36Sopenharmony_ci printk("Can't allocate PCI controller structure for %pOF\n", 26162306a36Sopenharmony_ci dev); 26262306a36Sopenharmony_ci continue; 26362306a36Sopenharmony_ci } 26462306a36Sopenharmony_ci hose->first_busno = hose->self_busno = bus_range[0]; 26562306a36Sopenharmony_ci hose->last_busno = bus_range[1]; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci model = of_get_property(dev, "model", NULL); 26862306a36Sopenharmony_ci if (model == NULL) 26962306a36Sopenharmony_ci model = "<none>"; 27062306a36Sopenharmony_ci if (strncmp(model, "IBM, Python", 11) == 0) { 27162306a36Sopenharmony_ci setup_python(hose, dev); 27262306a36Sopenharmony_ci } else if (is_mot 27362306a36Sopenharmony_ci || strncmp(model, "Motorola, Grackle", 17) == 0) { 27462306a36Sopenharmony_ci setup_grackle(hose); 27562306a36Sopenharmony_ci } else if (is_longtrail) { 27662306a36Sopenharmony_ci void __iomem *p = ioremap(GG2_PCI_CONFIG_BASE, 0x80000); 27762306a36Sopenharmony_ci hose->ops = &gg2_pci_ops; 27862306a36Sopenharmony_ci hose->cfg_data = p; 27962306a36Sopenharmony_ci gg2_pci_config_base = p; 28062306a36Sopenharmony_ci } else if (is_pegasos == 1) { 28162306a36Sopenharmony_ci setup_indirect_pci(hose, 0xfec00cf8, 0xfee00cfc, 0); 28262306a36Sopenharmony_ci } else if (is_pegasos == 2) { 28362306a36Sopenharmony_ci setup_peg2(hose, dev); 28462306a36Sopenharmony_ci } else if (!strncmp(model, "IBM,CPC710", 10)) { 28562306a36Sopenharmony_ci setup_indirect_pci(hose, 28662306a36Sopenharmony_ci r.start + 0x000f8000, 28762306a36Sopenharmony_ci r.start + 0x000f8010, 28862306a36Sopenharmony_ci 0); 28962306a36Sopenharmony_ci if (index == 0) { 29062306a36Sopenharmony_ci dma = of_get_property(dev, "system-dma-base", 29162306a36Sopenharmony_ci &len); 29262306a36Sopenharmony_ci if (dma && len >= sizeof(*dma)) { 29362306a36Sopenharmony_ci dma = (unsigned int *) 29462306a36Sopenharmony_ci (((unsigned long)dma) + 29562306a36Sopenharmony_ci len - sizeof(*dma)); 29662306a36Sopenharmony_ci pci_dram_offset = *dma; 29762306a36Sopenharmony_ci } 29862306a36Sopenharmony_ci } 29962306a36Sopenharmony_ci } else { 30062306a36Sopenharmony_ci printk("No methods for %pOF (model %s), using RTAS\n", 30162306a36Sopenharmony_ci dev, model); 30262306a36Sopenharmony_ci hose->ops = &rtas_pci_ops; 30362306a36Sopenharmony_ci } 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci pci_process_bridge_OF_ranges(hose, dev, index == 0); 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci /* check the first bridge for a property that we can 30862306a36Sopenharmony_ci use to set pci_dram_offset */ 30962306a36Sopenharmony_ci dma = of_get_property(dev, "ibm,dma-ranges", &len); 31062306a36Sopenharmony_ci if (index == 0 && dma != NULL && len >= 6 * sizeof(*dma)) { 31162306a36Sopenharmony_ci pci_dram_offset = dma[2] - dma[3]; 31262306a36Sopenharmony_ci printk("pci_dram_offset = %lx\n", pci_dram_offset); 31362306a36Sopenharmony_ci } 31462306a36Sopenharmony_ci } 31562306a36Sopenharmony_ci of_node_put(root); 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci /* 31862306a36Sopenharmony_ci * "Temporary" fixes for PCI devices. 31962306a36Sopenharmony_ci * -- Geert 32062306a36Sopenharmony_ci */ 32162306a36Sopenharmony_ci hydra_init(); /* Mac I/O */ 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci pci_create_OF_bus_map(); 32462306a36Sopenharmony_ci} 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci/* SL82C105 IDE Control/Status Register */ 32762306a36Sopenharmony_ci#define SL82C105_IDECSR 0x40 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci/* Fixup for Winbond ATA quirk, required for briq mostly because the 33062306a36Sopenharmony_ci * 8259 is configured for level sensitive IRQ 14 and so wants the 33162306a36Sopenharmony_ci * ATA controller to be set to fully native mode or bad things 33262306a36Sopenharmony_ci * will happen. 33362306a36Sopenharmony_ci */ 33462306a36Sopenharmony_cistatic void chrp_pci_fixup_winbond_ata(struct pci_dev *sl82c105) 33562306a36Sopenharmony_ci{ 33662306a36Sopenharmony_ci u8 progif; 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci /* If non-briq machines need that fixup too, please speak up */ 33962306a36Sopenharmony_ci if (!machine_is(chrp) || _chrp_type != _CHRP_briq) 34062306a36Sopenharmony_ci return; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci if ((sl82c105->class & 5) != 5) { 34362306a36Sopenharmony_ci printk("W83C553: Switching SL82C105 IDE to PCI native mode\n"); 34462306a36Sopenharmony_ci /* Enable SL82C105 PCI native IDE mode */ 34562306a36Sopenharmony_ci pci_read_config_byte(sl82c105, PCI_CLASS_PROG, &progif); 34662306a36Sopenharmony_ci pci_write_config_byte(sl82c105, PCI_CLASS_PROG, progif | 0x05); 34762306a36Sopenharmony_ci sl82c105->class |= 0x05; 34862306a36Sopenharmony_ci /* Disable SL82C105 second port */ 34962306a36Sopenharmony_ci pci_write_config_word(sl82c105, SL82C105_IDECSR, 0x0003); 35062306a36Sopenharmony_ci /* Clear IO BARs, they will be reassigned */ 35162306a36Sopenharmony_ci pci_write_config_dword(sl82c105, PCI_BASE_ADDRESS_0, 0); 35262306a36Sopenharmony_ci pci_write_config_dword(sl82c105, PCI_BASE_ADDRESS_1, 0); 35362306a36Sopenharmony_ci pci_write_config_dword(sl82c105, PCI_BASE_ADDRESS_2, 0); 35462306a36Sopenharmony_ci pci_write_config_dword(sl82c105, PCI_BASE_ADDRESS_3, 0); 35562306a36Sopenharmony_ci } 35662306a36Sopenharmony_ci} 35762306a36Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_WINBOND, PCI_DEVICE_ID_WINBOND_82C105, 35862306a36Sopenharmony_ci chrp_pci_fixup_winbond_ata); 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci/* Pegasos2 firmware version 20040810 configures the built-in IDE controller 36162306a36Sopenharmony_ci * in legacy mode, but sets the PCI registers to PCI native mode. 36262306a36Sopenharmony_ci * The chip can only operate in legacy mode, so force the PCI class into legacy 36362306a36Sopenharmony_ci * mode as well. The same fixup must be done to the class-code property in 36462306a36Sopenharmony_ci * the IDE node /pci@80000000/ide@C,1 36562306a36Sopenharmony_ci */ 36662306a36Sopenharmony_cistatic void chrp_pci_fixup_vt8231_ata(struct pci_dev *viaide) 36762306a36Sopenharmony_ci{ 36862306a36Sopenharmony_ci u8 progif; 36962306a36Sopenharmony_ci struct pci_dev *viaisa; 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci if (!machine_is(chrp) || _chrp_type != _CHRP_Pegasos) 37262306a36Sopenharmony_ci return; 37362306a36Sopenharmony_ci if (viaide->irq != 14) 37462306a36Sopenharmony_ci return; 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci viaisa = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL); 37762306a36Sopenharmony_ci if (!viaisa) 37862306a36Sopenharmony_ci return; 37962306a36Sopenharmony_ci dev_info(&viaide->dev, "Fixing VIA IDE, force legacy mode on\n"); 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci pci_read_config_byte(viaide, PCI_CLASS_PROG, &progif); 38262306a36Sopenharmony_ci pci_write_config_byte(viaide, PCI_CLASS_PROG, progif & ~0x5); 38362306a36Sopenharmony_ci viaide->class &= ~0x5; 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci pci_dev_put(viaisa); 38662306a36Sopenharmony_ci} 38762306a36Sopenharmony_ciDECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_1, chrp_pci_fixup_vt8231_ata); 388