162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Cell Broadband Engine Performance Monitor 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * (C) Copyright IBM Corporation 2001,2006 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Author: 862306a36Sopenharmony_ci * David Erb (djerb@us.ibm.com) 962306a36Sopenharmony_ci * Kevin Corry (kevcorry@us.ibm.com) 1062306a36Sopenharmony_ci */ 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <linux/interrupt.h> 1362306a36Sopenharmony_ci#include <linux/irqdomain.h> 1462306a36Sopenharmony_ci#include <linux/types.h> 1562306a36Sopenharmony_ci#include <linux/export.h> 1662306a36Sopenharmony_ci#include <asm/io.h> 1762306a36Sopenharmony_ci#include <asm/irq_regs.h> 1862306a36Sopenharmony_ci#include <asm/machdep.h> 1962306a36Sopenharmony_ci#include <asm/pmc.h> 2062306a36Sopenharmony_ci#include <asm/reg.h> 2162306a36Sopenharmony_ci#include <asm/spu.h> 2262306a36Sopenharmony_ci#include <asm/cell-regs.h> 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#include "interrupt.h" 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci/* 2762306a36Sopenharmony_ci * When writing to write-only mmio addresses, save a shadow copy. All of the 2862306a36Sopenharmony_ci * registers are 32-bit, but stored in the upper-half of a 64-bit field in 2962306a36Sopenharmony_ci * pmd_regs. 3062306a36Sopenharmony_ci */ 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci#define WRITE_WO_MMIO(reg, x) \ 3362306a36Sopenharmony_ci do { \ 3462306a36Sopenharmony_ci u32 _x = (x); \ 3562306a36Sopenharmony_ci struct cbe_pmd_regs __iomem *pmd_regs; \ 3662306a36Sopenharmony_ci struct cbe_pmd_shadow_regs *shadow_regs; \ 3762306a36Sopenharmony_ci pmd_regs = cbe_get_cpu_pmd_regs(cpu); \ 3862306a36Sopenharmony_ci shadow_regs = cbe_get_cpu_pmd_shadow_regs(cpu); \ 3962306a36Sopenharmony_ci out_be64(&(pmd_regs->reg), (((u64)_x) << 32)); \ 4062306a36Sopenharmony_ci shadow_regs->reg = _x; \ 4162306a36Sopenharmony_ci } while (0) 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci#define READ_SHADOW_REG(val, reg) \ 4462306a36Sopenharmony_ci do { \ 4562306a36Sopenharmony_ci struct cbe_pmd_shadow_regs *shadow_regs; \ 4662306a36Sopenharmony_ci shadow_regs = cbe_get_cpu_pmd_shadow_regs(cpu); \ 4762306a36Sopenharmony_ci (val) = shadow_regs->reg; \ 4862306a36Sopenharmony_ci } while (0) 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci#define READ_MMIO_UPPER32(val, reg) \ 5162306a36Sopenharmony_ci do { \ 5262306a36Sopenharmony_ci struct cbe_pmd_regs __iomem *pmd_regs; \ 5362306a36Sopenharmony_ci pmd_regs = cbe_get_cpu_pmd_regs(cpu); \ 5462306a36Sopenharmony_ci (val) = (u32)(in_be64(&pmd_regs->reg) >> 32); \ 5562306a36Sopenharmony_ci } while (0) 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci/* 5862306a36Sopenharmony_ci * Physical counter registers. 5962306a36Sopenharmony_ci * Each physical counter can act as one 32-bit counter or two 16-bit counters. 6062306a36Sopenharmony_ci */ 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ciu32 cbe_read_phys_ctr(u32 cpu, u32 phys_ctr) 6362306a36Sopenharmony_ci{ 6462306a36Sopenharmony_ci u32 val_in_latch, val = 0; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci if (phys_ctr < NR_PHYS_CTRS) { 6762306a36Sopenharmony_ci READ_SHADOW_REG(val_in_latch, counter_value_in_latch); 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci /* Read the latch or the actual counter, whichever is newer. */ 7062306a36Sopenharmony_ci if (val_in_latch & (1 << phys_ctr)) { 7162306a36Sopenharmony_ci READ_SHADOW_REG(val, pm_ctr[phys_ctr]); 7262306a36Sopenharmony_ci } else { 7362306a36Sopenharmony_ci READ_MMIO_UPPER32(val, pm_ctr[phys_ctr]); 7462306a36Sopenharmony_ci } 7562306a36Sopenharmony_ci } 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci return val; 7862306a36Sopenharmony_ci} 7962306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_read_phys_ctr); 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_civoid cbe_write_phys_ctr(u32 cpu, u32 phys_ctr, u32 val) 8262306a36Sopenharmony_ci{ 8362306a36Sopenharmony_ci struct cbe_pmd_shadow_regs *shadow_regs; 8462306a36Sopenharmony_ci u32 pm_ctrl; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci if (phys_ctr < NR_PHYS_CTRS) { 8762306a36Sopenharmony_ci /* Writing to a counter only writes to a hardware latch. 8862306a36Sopenharmony_ci * The new value is not propagated to the actual counter 8962306a36Sopenharmony_ci * until the performance monitor is enabled. 9062306a36Sopenharmony_ci */ 9162306a36Sopenharmony_ci WRITE_WO_MMIO(pm_ctr[phys_ctr], val); 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci pm_ctrl = cbe_read_pm(cpu, pm_control); 9462306a36Sopenharmony_ci if (pm_ctrl & CBE_PM_ENABLE_PERF_MON) { 9562306a36Sopenharmony_ci /* The counters are already active, so we need to 9662306a36Sopenharmony_ci * rewrite the pm_control register to "re-enable" 9762306a36Sopenharmony_ci * the PMU. 9862306a36Sopenharmony_ci */ 9962306a36Sopenharmony_ci cbe_write_pm(cpu, pm_control, pm_ctrl); 10062306a36Sopenharmony_ci } else { 10162306a36Sopenharmony_ci shadow_regs = cbe_get_cpu_pmd_shadow_regs(cpu); 10262306a36Sopenharmony_ci shadow_regs->counter_value_in_latch |= (1 << phys_ctr); 10362306a36Sopenharmony_ci } 10462306a36Sopenharmony_ci } 10562306a36Sopenharmony_ci} 10662306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_write_phys_ctr); 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci/* 10962306a36Sopenharmony_ci * "Logical" counter registers. 11062306a36Sopenharmony_ci * These will read/write 16-bits or 32-bits depending on the 11162306a36Sopenharmony_ci * current size of the counter. Counters 4 - 7 are always 16-bit. 11262306a36Sopenharmony_ci */ 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ciu32 cbe_read_ctr(u32 cpu, u32 ctr) 11562306a36Sopenharmony_ci{ 11662306a36Sopenharmony_ci u32 val; 11762306a36Sopenharmony_ci u32 phys_ctr = ctr & (NR_PHYS_CTRS - 1); 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci val = cbe_read_phys_ctr(cpu, phys_ctr); 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci if (cbe_get_ctr_size(cpu, phys_ctr) == 16) 12262306a36Sopenharmony_ci val = (ctr < NR_PHYS_CTRS) ? (val >> 16) : (val & 0xffff); 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci return val; 12562306a36Sopenharmony_ci} 12662306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_read_ctr); 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_civoid cbe_write_ctr(u32 cpu, u32 ctr, u32 val) 12962306a36Sopenharmony_ci{ 13062306a36Sopenharmony_ci u32 phys_ctr; 13162306a36Sopenharmony_ci u32 phys_val; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci phys_ctr = ctr & (NR_PHYS_CTRS - 1); 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci if (cbe_get_ctr_size(cpu, phys_ctr) == 16) { 13662306a36Sopenharmony_ci phys_val = cbe_read_phys_ctr(cpu, phys_ctr); 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci if (ctr < NR_PHYS_CTRS) 13962306a36Sopenharmony_ci val = (val << 16) | (phys_val & 0xffff); 14062306a36Sopenharmony_ci else 14162306a36Sopenharmony_ci val = (val & 0xffff) | (phys_val & 0xffff0000); 14262306a36Sopenharmony_ci } 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci cbe_write_phys_ctr(cpu, phys_ctr, val); 14562306a36Sopenharmony_ci} 14662306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_write_ctr); 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci/* 14962306a36Sopenharmony_ci * Counter-control registers. 15062306a36Sopenharmony_ci * Each "logical" counter has a corresponding control register. 15162306a36Sopenharmony_ci */ 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ciu32 cbe_read_pm07_control(u32 cpu, u32 ctr) 15462306a36Sopenharmony_ci{ 15562306a36Sopenharmony_ci u32 pm07_control = 0; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci if (ctr < NR_CTRS) 15862306a36Sopenharmony_ci READ_SHADOW_REG(pm07_control, pm07_control[ctr]); 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci return pm07_control; 16162306a36Sopenharmony_ci} 16262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_read_pm07_control); 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_civoid cbe_write_pm07_control(u32 cpu, u32 ctr, u32 val) 16562306a36Sopenharmony_ci{ 16662306a36Sopenharmony_ci if (ctr < NR_CTRS) 16762306a36Sopenharmony_ci WRITE_WO_MMIO(pm07_control[ctr], val); 16862306a36Sopenharmony_ci} 16962306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_write_pm07_control); 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci/* 17262306a36Sopenharmony_ci * Other PMU control registers. Most of these are write-only. 17362306a36Sopenharmony_ci */ 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ciu32 cbe_read_pm(u32 cpu, enum pm_reg_name reg) 17662306a36Sopenharmony_ci{ 17762306a36Sopenharmony_ci u32 val = 0; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci switch (reg) { 18062306a36Sopenharmony_ci case group_control: 18162306a36Sopenharmony_ci READ_SHADOW_REG(val, group_control); 18262306a36Sopenharmony_ci break; 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci case debug_bus_control: 18562306a36Sopenharmony_ci READ_SHADOW_REG(val, debug_bus_control); 18662306a36Sopenharmony_ci break; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci case trace_address: 18962306a36Sopenharmony_ci READ_MMIO_UPPER32(val, trace_address); 19062306a36Sopenharmony_ci break; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci case ext_tr_timer: 19362306a36Sopenharmony_ci READ_SHADOW_REG(val, ext_tr_timer); 19462306a36Sopenharmony_ci break; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci case pm_status: 19762306a36Sopenharmony_ci READ_MMIO_UPPER32(val, pm_status); 19862306a36Sopenharmony_ci break; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci case pm_control: 20162306a36Sopenharmony_ci READ_SHADOW_REG(val, pm_control); 20262306a36Sopenharmony_ci break; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci case pm_interval: 20562306a36Sopenharmony_ci READ_MMIO_UPPER32(val, pm_interval); 20662306a36Sopenharmony_ci break; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci case pm_start_stop: 20962306a36Sopenharmony_ci READ_SHADOW_REG(val, pm_start_stop); 21062306a36Sopenharmony_ci break; 21162306a36Sopenharmony_ci } 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci return val; 21462306a36Sopenharmony_ci} 21562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_read_pm); 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_civoid cbe_write_pm(u32 cpu, enum pm_reg_name reg, u32 val) 21862306a36Sopenharmony_ci{ 21962306a36Sopenharmony_ci switch (reg) { 22062306a36Sopenharmony_ci case group_control: 22162306a36Sopenharmony_ci WRITE_WO_MMIO(group_control, val); 22262306a36Sopenharmony_ci break; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci case debug_bus_control: 22562306a36Sopenharmony_ci WRITE_WO_MMIO(debug_bus_control, val); 22662306a36Sopenharmony_ci break; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci case trace_address: 22962306a36Sopenharmony_ci WRITE_WO_MMIO(trace_address, val); 23062306a36Sopenharmony_ci break; 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci case ext_tr_timer: 23362306a36Sopenharmony_ci WRITE_WO_MMIO(ext_tr_timer, val); 23462306a36Sopenharmony_ci break; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci case pm_status: 23762306a36Sopenharmony_ci WRITE_WO_MMIO(pm_status, val); 23862306a36Sopenharmony_ci break; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci case pm_control: 24162306a36Sopenharmony_ci WRITE_WO_MMIO(pm_control, val); 24262306a36Sopenharmony_ci break; 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci case pm_interval: 24562306a36Sopenharmony_ci WRITE_WO_MMIO(pm_interval, val); 24662306a36Sopenharmony_ci break; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci case pm_start_stop: 24962306a36Sopenharmony_ci WRITE_WO_MMIO(pm_start_stop, val); 25062306a36Sopenharmony_ci break; 25162306a36Sopenharmony_ci } 25262306a36Sopenharmony_ci} 25362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_write_pm); 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci/* 25662306a36Sopenharmony_ci * Get/set the size of a physical counter to either 16 or 32 bits. 25762306a36Sopenharmony_ci */ 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ciu32 cbe_get_ctr_size(u32 cpu, u32 phys_ctr) 26062306a36Sopenharmony_ci{ 26162306a36Sopenharmony_ci u32 pm_ctrl, size = 0; 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci if (phys_ctr < NR_PHYS_CTRS) { 26462306a36Sopenharmony_ci pm_ctrl = cbe_read_pm(cpu, pm_control); 26562306a36Sopenharmony_ci size = (pm_ctrl & CBE_PM_16BIT_CTR(phys_ctr)) ? 16 : 32; 26662306a36Sopenharmony_ci } 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci return size; 26962306a36Sopenharmony_ci} 27062306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_get_ctr_size); 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_civoid cbe_set_ctr_size(u32 cpu, u32 phys_ctr, u32 ctr_size) 27362306a36Sopenharmony_ci{ 27462306a36Sopenharmony_ci u32 pm_ctrl; 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci if (phys_ctr < NR_PHYS_CTRS) { 27762306a36Sopenharmony_ci pm_ctrl = cbe_read_pm(cpu, pm_control); 27862306a36Sopenharmony_ci switch (ctr_size) { 27962306a36Sopenharmony_ci case 16: 28062306a36Sopenharmony_ci pm_ctrl |= CBE_PM_16BIT_CTR(phys_ctr); 28162306a36Sopenharmony_ci break; 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci case 32: 28462306a36Sopenharmony_ci pm_ctrl &= ~CBE_PM_16BIT_CTR(phys_ctr); 28562306a36Sopenharmony_ci break; 28662306a36Sopenharmony_ci } 28762306a36Sopenharmony_ci cbe_write_pm(cpu, pm_control, pm_ctrl); 28862306a36Sopenharmony_ci } 28962306a36Sopenharmony_ci} 29062306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_set_ctr_size); 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci/* 29362306a36Sopenharmony_ci * Enable/disable the entire performance monitoring unit. 29462306a36Sopenharmony_ci * When we enable the PMU, all pending writes to counters get committed. 29562306a36Sopenharmony_ci */ 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_civoid cbe_enable_pm(u32 cpu) 29862306a36Sopenharmony_ci{ 29962306a36Sopenharmony_ci struct cbe_pmd_shadow_regs *shadow_regs; 30062306a36Sopenharmony_ci u32 pm_ctrl; 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci shadow_regs = cbe_get_cpu_pmd_shadow_regs(cpu); 30362306a36Sopenharmony_ci shadow_regs->counter_value_in_latch = 0; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci pm_ctrl = cbe_read_pm(cpu, pm_control) | CBE_PM_ENABLE_PERF_MON; 30662306a36Sopenharmony_ci cbe_write_pm(cpu, pm_control, pm_ctrl); 30762306a36Sopenharmony_ci} 30862306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_enable_pm); 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_civoid cbe_disable_pm(u32 cpu) 31162306a36Sopenharmony_ci{ 31262306a36Sopenharmony_ci u32 pm_ctrl; 31362306a36Sopenharmony_ci pm_ctrl = cbe_read_pm(cpu, pm_control) & ~CBE_PM_ENABLE_PERF_MON; 31462306a36Sopenharmony_ci cbe_write_pm(cpu, pm_control, pm_ctrl); 31562306a36Sopenharmony_ci} 31662306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_disable_pm); 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci/* 31962306a36Sopenharmony_ci * Reading from the trace_buffer. 32062306a36Sopenharmony_ci * The trace buffer is two 64-bit registers. Reading from 32162306a36Sopenharmony_ci * the second half automatically increments the trace_address. 32262306a36Sopenharmony_ci */ 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_civoid cbe_read_trace_buffer(u32 cpu, u64 *buf) 32562306a36Sopenharmony_ci{ 32662306a36Sopenharmony_ci struct cbe_pmd_regs __iomem *pmd_regs = cbe_get_cpu_pmd_regs(cpu); 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci *buf++ = in_be64(&pmd_regs->trace_buffer_0_63); 32962306a36Sopenharmony_ci *buf++ = in_be64(&pmd_regs->trace_buffer_64_127); 33062306a36Sopenharmony_ci} 33162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_read_trace_buffer); 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ci/* 33462306a36Sopenharmony_ci * Enabling/disabling interrupts for the entire performance monitoring unit. 33562306a36Sopenharmony_ci */ 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ciu32 cbe_get_and_clear_pm_interrupts(u32 cpu) 33862306a36Sopenharmony_ci{ 33962306a36Sopenharmony_ci /* Reading pm_status clears the interrupt bits. */ 34062306a36Sopenharmony_ci return cbe_read_pm(cpu, pm_status); 34162306a36Sopenharmony_ci} 34262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_get_and_clear_pm_interrupts); 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_civoid cbe_enable_pm_interrupts(u32 cpu, u32 thread, u32 mask) 34562306a36Sopenharmony_ci{ 34662306a36Sopenharmony_ci /* Set which node and thread will handle the next interrupt. */ 34762306a36Sopenharmony_ci iic_set_interrupt_routing(cpu, thread, 0); 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_ci /* Enable the interrupt bits in the pm_status register. */ 35062306a36Sopenharmony_ci if (mask) 35162306a36Sopenharmony_ci cbe_write_pm(cpu, pm_status, mask); 35262306a36Sopenharmony_ci} 35362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_enable_pm_interrupts); 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_civoid cbe_disable_pm_interrupts(u32 cpu) 35662306a36Sopenharmony_ci{ 35762306a36Sopenharmony_ci cbe_get_and_clear_pm_interrupts(cpu); 35862306a36Sopenharmony_ci cbe_write_pm(cpu, pm_status, 0); 35962306a36Sopenharmony_ci} 36062306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_disable_pm_interrupts); 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_cistatic irqreturn_t cbe_pm_irq(int irq, void *dev_id) 36362306a36Sopenharmony_ci{ 36462306a36Sopenharmony_ci perf_irq(get_irq_regs()); 36562306a36Sopenharmony_ci return IRQ_HANDLED; 36662306a36Sopenharmony_ci} 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_cistatic int __init cbe_init_pm_irq(void) 36962306a36Sopenharmony_ci{ 37062306a36Sopenharmony_ci unsigned int irq; 37162306a36Sopenharmony_ci int rc, node; 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci for_each_online_node(node) { 37462306a36Sopenharmony_ci irq = irq_create_mapping(NULL, IIC_IRQ_IOEX_PMI | 37562306a36Sopenharmony_ci (node << IIC_IRQ_NODE_SHIFT)); 37662306a36Sopenharmony_ci if (!irq) { 37762306a36Sopenharmony_ci printk("ERROR: Unable to allocate irq for node %d\n", 37862306a36Sopenharmony_ci node); 37962306a36Sopenharmony_ci return -EINVAL; 38062306a36Sopenharmony_ci } 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci rc = request_irq(irq, cbe_pm_irq, 38362306a36Sopenharmony_ci 0, "cbe-pmu-0", NULL); 38462306a36Sopenharmony_ci if (rc) { 38562306a36Sopenharmony_ci printk("ERROR: Request for irq on node %d failed\n", 38662306a36Sopenharmony_ci node); 38762306a36Sopenharmony_ci return rc; 38862306a36Sopenharmony_ci } 38962306a36Sopenharmony_ci } 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_ci return 0; 39262306a36Sopenharmony_ci} 39362306a36Sopenharmony_cimachine_arch_initcall(cell, cbe_init_pm_irq); 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_civoid cbe_sync_irq(int node) 39662306a36Sopenharmony_ci{ 39762306a36Sopenharmony_ci unsigned int irq; 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci irq = irq_find_mapping(NULL, 40062306a36Sopenharmony_ci IIC_IRQ_IOEX_PMI 40162306a36Sopenharmony_ci | (node << IIC_IRQ_NODE_SHIFT)); 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci if (!irq) { 40462306a36Sopenharmony_ci printk(KERN_WARNING "ERROR, unable to get existing irq %d " \ 40562306a36Sopenharmony_ci "for node %d\n", irq, node); 40662306a36Sopenharmony_ci return; 40762306a36Sopenharmony_ci } 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci synchronize_irq(irq); 41062306a36Sopenharmony_ci} 41162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cbe_sync_irq); 41262306a36Sopenharmony_ci 413