162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2007, Michael Ellerman, IBM Corporation. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/interrupt.h> 862306a36Sopenharmony_ci#include <linux/irq.h> 962306a36Sopenharmony_ci#include <linux/kernel.h> 1062306a36Sopenharmony_ci#include <linux/pci.h> 1162306a36Sopenharmony_ci#include <linux/msi.h> 1262306a36Sopenharmony_ci#include <linux/export.h> 1362306a36Sopenharmony_ci#include <linux/slab.h> 1462306a36Sopenharmony_ci#include <linux/debugfs.h> 1562306a36Sopenharmony_ci#include <linux/of.h> 1662306a36Sopenharmony_ci#include <linux/of_irq.h> 1762306a36Sopenharmony_ci#include <linux/platform_device.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include <asm/dcr.h> 2062306a36Sopenharmony_ci#include <asm/machdep.h> 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#include "cell.h" 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci/* 2562306a36Sopenharmony_ci * MSIC registers, specified as offsets from dcr_base 2662306a36Sopenharmony_ci */ 2762306a36Sopenharmony_ci#define MSIC_CTRL_REG 0x0 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci/* Base Address registers specify FIFO location in BE memory */ 3062306a36Sopenharmony_ci#define MSIC_BASE_ADDR_HI_REG 0x3 3162306a36Sopenharmony_ci#define MSIC_BASE_ADDR_LO_REG 0x4 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci/* Hold the read/write offsets into the FIFO */ 3462306a36Sopenharmony_ci#define MSIC_READ_OFFSET_REG 0x5 3562306a36Sopenharmony_ci#define MSIC_WRITE_OFFSET_REG 0x6 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci/* MSIC control register flags */ 3962306a36Sopenharmony_ci#define MSIC_CTRL_ENABLE 0x0001 4062306a36Sopenharmony_ci#define MSIC_CTRL_FIFO_FULL_ENABLE 0x0002 4162306a36Sopenharmony_ci#define MSIC_CTRL_IRQ_ENABLE 0x0008 4262306a36Sopenharmony_ci#define MSIC_CTRL_FULL_STOP_ENABLE 0x0010 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci/* 4562306a36Sopenharmony_ci * The MSIC can be configured to use a FIFO of 32KB, 64KB, 128KB or 256KB. 4662306a36Sopenharmony_ci * Currently we're using a 64KB FIFO size. 4762306a36Sopenharmony_ci */ 4862306a36Sopenharmony_ci#define MSIC_FIFO_SIZE_SHIFT 16 4962306a36Sopenharmony_ci#define MSIC_FIFO_SIZE_BYTES (1 << MSIC_FIFO_SIZE_SHIFT) 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci/* 5262306a36Sopenharmony_ci * To configure the FIFO size as (1 << n) bytes, we write (n - 15) into bits 5362306a36Sopenharmony_ci * 8-9 of the MSIC control reg. 5462306a36Sopenharmony_ci */ 5562306a36Sopenharmony_ci#define MSIC_CTRL_FIFO_SIZE (((MSIC_FIFO_SIZE_SHIFT - 15) << 8) & 0x300) 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci/* 5862306a36Sopenharmony_ci * We need to mask the read/write offsets to make sure they stay within 5962306a36Sopenharmony_ci * the bounds of the FIFO. Also they should always be 16-byte aligned. 6062306a36Sopenharmony_ci */ 6162306a36Sopenharmony_ci#define MSIC_FIFO_SIZE_MASK ((MSIC_FIFO_SIZE_BYTES - 1) & ~0xFu) 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci/* Each entry in the FIFO is 16 bytes, the first 4 bytes hold the irq # */ 6462306a36Sopenharmony_ci#define MSIC_FIFO_ENTRY_SIZE 0x10 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistruct axon_msic { 6862306a36Sopenharmony_ci struct irq_domain *irq_domain; 6962306a36Sopenharmony_ci __le32 *fifo_virt; 7062306a36Sopenharmony_ci dma_addr_t fifo_phys; 7162306a36Sopenharmony_ci dcr_host_t dcr_host; 7262306a36Sopenharmony_ci u32 read_offset; 7362306a36Sopenharmony_ci#ifdef DEBUG 7462306a36Sopenharmony_ci u32 __iomem *trigger; 7562306a36Sopenharmony_ci#endif 7662306a36Sopenharmony_ci}; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci#ifdef DEBUG 7962306a36Sopenharmony_civoid axon_msi_debug_setup(struct device_node *dn, struct axon_msic *msic); 8062306a36Sopenharmony_ci#else 8162306a36Sopenharmony_cistatic inline void axon_msi_debug_setup(struct device_node *dn, 8262306a36Sopenharmony_ci struct axon_msic *msic) { } 8362306a36Sopenharmony_ci#endif 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic void msic_dcr_write(struct axon_msic *msic, unsigned int dcr_n, u32 val) 8762306a36Sopenharmony_ci{ 8862306a36Sopenharmony_ci pr_devel("axon_msi: dcr_write(0x%x, 0x%x)\n", val, dcr_n); 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci dcr_write(msic->dcr_host, dcr_n, val); 9162306a36Sopenharmony_ci} 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic void axon_msi_cascade(struct irq_desc *desc) 9462306a36Sopenharmony_ci{ 9562306a36Sopenharmony_ci struct irq_chip *chip = irq_desc_get_chip(desc); 9662306a36Sopenharmony_ci struct axon_msic *msic = irq_desc_get_handler_data(desc); 9762306a36Sopenharmony_ci u32 write_offset, msi; 9862306a36Sopenharmony_ci int idx; 9962306a36Sopenharmony_ci int retry = 0; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci write_offset = dcr_read(msic->dcr_host, MSIC_WRITE_OFFSET_REG); 10262306a36Sopenharmony_ci pr_devel("axon_msi: original write_offset 0x%x\n", write_offset); 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci /* write_offset doesn't wrap properly, so we have to mask it */ 10562306a36Sopenharmony_ci write_offset &= MSIC_FIFO_SIZE_MASK; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci while (msic->read_offset != write_offset && retry < 100) { 10862306a36Sopenharmony_ci idx = msic->read_offset / sizeof(__le32); 10962306a36Sopenharmony_ci msi = le32_to_cpu(msic->fifo_virt[idx]); 11062306a36Sopenharmony_ci msi &= 0xFFFF; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci pr_devel("axon_msi: woff %x roff %x msi %x\n", 11362306a36Sopenharmony_ci write_offset, msic->read_offset, msi); 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci if (msi < nr_irqs && irq_get_chip_data(msi) == msic) { 11662306a36Sopenharmony_ci generic_handle_irq(msi); 11762306a36Sopenharmony_ci msic->fifo_virt[idx] = cpu_to_le32(0xffffffff); 11862306a36Sopenharmony_ci } else { 11962306a36Sopenharmony_ci /* 12062306a36Sopenharmony_ci * Reading the MSIC_WRITE_OFFSET_REG does not 12162306a36Sopenharmony_ci * reliably flush the outstanding DMA to the 12262306a36Sopenharmony_ci * FIFO buffer. Here we were reading stale 12362306a36Sopenharmony_ci * data, so we need to retry. 12462306a36Sopenharmony_ci */ 12562306a36Sopenharmony_ci udelay(1); 12662306a36Sopenharmony_ci retry++; 12762306a36Sopenharmony_ci pr_devel("axon_msi: invalid irq 0x%x!\n", msi); 12862306a36Sopenharmony_ci continue; 12962306a36Sopenharmony_ci } 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci if (retry) { 13262306a36Sopenharmony_ci pr_devel("axon_msi: late irq 0x%x, retry %d\n", 13362306a36Sopenharmony_ci msi, retry); 13462306a36Sopenharmony_ci retry = 0; 13562306a36Sopenharmony_ci } 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci msic->read_offset += MSIC_FIFO_ENTRY_SIZE; 13862306a36Sopenharmony_ci msic->read_offset &= MSIC_FIFO_SIZE_MASK; 13962306a36Sopenharmony_ci } 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci if (retry) { 14262306a36Sopenharmony_ci printk(KERN_WARNING "axon_msi: irq timed out\n"); 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci msic->read_offset += MSIC_FIFO_ENTRY_SIZE; 14562306a36Sopenharmony_ci msic->read_offset &= MSIC_FIFO_SIZE_MASK; 14662306a36Sopenharmony_ci } 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci chip->irq_eoi(&desc->irq_data); 14962306a36Sopenharmony_ci} 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_cistatic struct axon_msic *find_msi_translator(struct pci_dev *dev) 15262306a36Sopenharmony_ci{ 15362306a36Sopenharmony_ci struct irq_domain *irq_domain; 15462306a36Sopenharmony_ci struct device_node *dn, *tmp; 15562306a36Sopenharmony_ci const phandle *ph; 15662306a36Sopenharmony_ci struct axon_msic *msic = NULL; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci dn = of_node_get(pci_device_to_OF_node(dev)); 15962306a36Sopenharmony_ci if (!dn) { 16062306a36Sopenharmony_ci dev_dbg(&dev->dev, "axon_msi: no pci_dn found\n"); 16162306a36Sopenharmony_ci return NULL; 16262306a36Sopenharmony_ci } 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci for (; dn; dn = of_get_next_parent(dn)) { 16562306a36Sopenharmony_ci ph = of_get_property(dn, "msi-translator", NULL); 16662306a36Sopenharmony_ci if (ph) 16762306a36Sopenharmony_ci break; 16862306a36Sopenharmony_ci } 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci if (!ph) { 17162306a36Sopenharmony_ci dev_dbg(&dev->dev, 17262306a36Sopenharmony_ci "axon_msi: no msi-translator property found\n"); 17362306a36Sopenharmony_ci goto out_error; 17462306a36Sopenharmony_ci } 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci tmp = dn; 17762306a36Sopenharmony_ci dn = of_find_node_by_phandle(*ph); 17862306a36Sopenharmony_ci of_node_put(tmp); 17962306a36Sopenharmony_ci if (!dn) { 18062306a36Sopenharmony_ci dev_dbg(&dev->dev, 18162306a36Sopenharmony_ci "axon_msi: msi-translator doesn't point to a node\n"); 18262306a36Sopenharmony_ci goto out_error; 18362306a36Sopenharmony_ci } 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci irq_domain = irq_find_host(dn); 18662306a36Sopenharmony_ci if (!irq_domain) { 18762306a36Sopenharmony_ci dev_dbg(&dev->dev, "axon_msi: no irq_domain found for node %pOF\n", 18862306a36Sopenharmony_ci dn); 18962306a36Sopenharmony_ci goto out_error; 19062306a36Sopenharmony_ci } 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci msic = irq_domain->host_data; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ciout_error: 19562306a36Sopenharmony_ci of_node_put(dn); 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci return msic; 19862306a36Sopenharmony_ci} 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_cistatic int setup_msi_msg_address(struct pci_dev *dev, struct msi_msg *msg) 20162306a36Sopenharmony_ci{ 20262306a36Sopenharmony_ci struct device_node *dn; 20362306a36Sopenharmony_ci int len; 20462306a36Sopenharmony_ci const u32 *prop; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci dn = of_node_get(pci_device_to_OF_node(dev)); 20762306a36Sopenharmony_ci if (!dn) { 20862306a36Sopenharmony_ci dev_dbg(&dev->dev, "axon_msi: no pci_dn found\n"); 20962306a36Sopenharmony_ci return -ENODEV; 21062306a36Sopenharmony_ci } 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci for (; dn; dn = of_get_next_parent(dn)) { 21362306a36Sopenharmony_ci if (!dev->no_64bit_msi) { 21462306a36Sopenharmony_ci prop = of_get_property(dn, "msi-address-64", &len); 21562306a36Sopenharmony_ci if (prop) 21662306a36Sopenharmony_ci break; 21762306a36Sopenharmony_ci } 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci prop = of_get_property(dn, "msi-address-32", &len); 22062306a36Sopenharmony_ci if (prop) 22162306a36Sopenharmony_ci break; 22262306a36Sopenharmony_ci } 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci if (!prop) { 22562306a36Sopenharmony_ci dev_dbg(&dev->dev, 22662306a36Sopenharmony_ci "axon_msi: no msi-address-(32|64) properties found\n"); 22762306a36Sopenharmony_ci of_node_put(dn); 22862306a36Sopenharmony_ci return -ENOENT; 22962306a36Sopenharmony_ci } 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci switch (len) { 23262306a36Sopenharmony_ci case 8: 23362306a36Sopenharmony_ci msg->address_hi = prop[0]; 23462306a36Sopenharmony_ci msg->address_lo = prop[1]; 23562306a36Sopenharmony_ci break; 23662306a36Sopenharmony_ci case 4: 23762306a36Sopenharmony_ci msg->address_hi = 0; 23862306a36Sopenharmony_ci msg->address_lo = prop[0]; 23962306a36Sopenharmony_ci break; 24062306a36Sopenharmony_ci default: 24162306a36Sopenharmony_ci dev_dbg(&dev->dev, 24262306a36Sopenharmony_ci "axon_msi: malformed msi-address-(32|64) property\n"); 24362306a36Sopenharmony_ci of_node_put(dn); 24462306a36Sopenharmony_ci return -EINVAL; 24562306a36Sopenharmony_ci } 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci of_node_put(dn); 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci return 0; 25062306a36Sopenharmony_ci} 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_cistatic int axon_msi_setup_msi_irqs(struct pci_dev *dev, int nvec, int type) 25362306a36Sopenharmony_ci{ 25462306a36Sopenharmony_ci unsigned int virq, rc; 25562306a36Sopenharmony_ci struct msi_desc *entry; 25662306a36Sopenharmony_ci struct msi_msg msg; 25762306a36Sopenharmony_ci struct axon_msic *msic; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci msic = find_msi_translator(dev); 26062306a36Sopenharmony_ci if (!msic) 26162306a36Sopenharmony_ci return -ENODEV; 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci rc = setup_msi_msg_address(dev, &msg); 26462306a36Sopenharmony_ci if (rc) 26562306a36Sopenharmony_ci return rc; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci msi_for_each_desc(entry, &dev->dev, MSI_DESC_NOTASSOCIATED) { 26862306a36Sopenharmony_ci virq = irq_create_direct_mapping(msic->irq_domain); 26962306a36Sopenharmony_ci if (!virq) { 27062306a36Sopenharmony_ci dev_warn(&dev->dev, 27162306a36Sopenharmony_ci "axon_msi: virq allocation failed!\n"); 27262306a36Sopenharmony_ci return -1; 27362306a36Sopenharmony_ci } 27462306a36Sopenharmony_ci dev_dbg(&dev->dev, "axon_msi: allocated virq 0x%x\n", virq); 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci irq_set_msi_desc(virq, entry); 27762306a36Sopenharmony_ci msg.data = virq; 27862306a36Sopenharmony_ci pci_write_msi_msg(virq, &msg); 27962306a36Sopenharmony_ci } 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci return 0; 28262306a36Sopenharmony_ci} 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_cistatic void axon_msi_teardown_msi_irqs(struct pci_dev *dev) 28562306a36Sopenharmony_ci{ 28662306a36Sopenharmony_ci struct msi_desc *entry; 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci dev_dbg(&dev->dev, "axon_msi: tearing down msi irqs\n"); 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci msi_for_each_desc(entry, &dev->dev, MSI_DESC_ASSOCIATED) { 29162306a36Sopenharmony_ci irq_set_msi_desc(entry->irq, NULL); 29262306a36Sopenharmony_ci irq_dispose_mapping(entry->irq); 29362306a36Sopenharmony_ci entry->irq = 0; 29462306a36Sopenharmony_ci } 29562306a36Sopenharmony_ci} 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic struct irq_chip msic_irq_chip = { 29862306a36Sopenharmony_ci .irq_mask = pci_msi_mask_irq, 29962306a36Sopenharmony_ci .irq_unmask = pci_msi_unmask_irq, 30062306a36Sopenharmony_ci .irq_shutdown = pci_msi_mask_irq, 30162306a36Sopenharmony_ci .name = "AXON-MSI", 30262306a36Sopenharmony_ci}; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_cistatic int msic_host_map(struct irq_domain *h, unsigned int virq, 30562306a36Sopenharmony_ci irq_hw_number_t hw) 30662306a36Sopenharmony_ci{ 30762306a36Sopenharmony_ci irq_set_chip_data(virq, h->host_data); 30862306a36Sopenharmony_ci irq_set_chip_and_handler(virq, &msic_irq_chip, handle_simple_irq); 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci return 0; 31162306a36Sopenharmony_ci} 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_cistatic const struct irq_domain_ops msic_host_ops = { 31462306a36Sopenharmony_ci .map = msic_host_map, 31562306a36Sopenharmony_ci}; 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_cistatic void axon_msi_shutdown(struct platform_device *device) 31862306a36Sopenharmony_ci{ 31962306a36Sopenharmony_ci struct axon_msic *msic = dev_get_drvdata(&device->dev); 32062306a36Sopenharmony_ci u32 tmp; 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci pr_devel("axon_msi: disabling %pOF\n", 32362306a36Sopenharmony_ci irq_domain_get_of_node(msic->irq_domain)); 32462306a36Sopenharmony_ci tmp = dcr_read(msic->dcr_host, MSIC_CTRL_REG); 32562306a36Sopenharmony_ci tmp &= ~MSIC_CTRL_ENABLE & ~MSIC_CTRL_IRQ_ENABLE; 32662306a36Sopenharmony_ci msic_dcr_write(msic, MSIC_CTRL_REG, tmp); 32762306a36Sopenharmony_ci} 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_cistatic int axon_msi_probe(struct platform_device *device) 33062306a36Sopenharmony_ci{ 33162306a36Sopenharmony_ci struct device_node *dn = device->dev.of_node; 33262306a36Sopenharmony_ci struct axon_msic *msic; 33362306a36Sopenharmony_ci unsigned int virq; 33462306a36Sopenharmony_ci int dcr_base, dcr_len; 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci pr_devel("axon_msi: setting up dn %pOF\n", dn); 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci msic = kzalloc(sizeof(*msic), GFP_KERNEL); 33962306a36Sopenharmony_ci if (!msic) { 34062306a36Sopenharmony_ci printk(KERN_ERR "axon_msi: couldn't allocate msic for %pOF\n", 34162306a36Sopenharmony_ci dn); 34262306a36Sopenharmony_ci goto out; 34362306a36Sopenharmony_ci } 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci dcr_base = dcr_resource_start(dn, 0); 34662306a36Sopenharmony_ci dcr_len = dcr_resource_len(dn, 0); 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci if (dcr_base == 0 || dcr_len == 0) { 34962306a36Sopenharmony_ci printk(KERN_ERR 35062306a36Sopenharmony_ci "axon_msi: couldn't parse dcr properties on %pOF\n", 35162306a36Sopenharmony_ci dn); 35262306a36Sopenharmony_ci goto out_free_msic; 35362306a36Sopenharmony_ci } 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_ci msic->dcr_host = dcr_map(dn, dcr_base, dcr_len); 35662306a36Sopenharmony_ci if (!DCR_MAP_OK(msic->dcr_host)) { 35762306a36Sopenharmony_ci printk(KERN_ERR "axon_msi: dcr_map failed for %pOF\n", 35862306a36Sopenharmony_ci dn); 35962306a36Sopenharmony_ci goto out_free_msic; 36062306a36Sopenharmony_ci } 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_ci msic->fifo_virt = dma_alloc_coherent(&device->dev, MSIC_FIFO_SIZE_BYTES, 36362306a36Sopenharmony_ci &msic->fifo_phys, GFP_KERNEL); 36462306a36Sopenharmony_ci if (!msic->fifo_virt) { 36562306a36Sopenharmony_ci printk(KERN_ERR "axon_msi: couldn't allocate fifo for %pOF\n", 36662306a36Sopenharmony_ci dn); 36762306a36Sopenharmony_ci goto out_free_msic; 36862306a36Sopenharmony_ci } 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci virq = irq_of_parse_and_map(dn, 0); 37162306a36Sopenharmony_ci if (!virq) { 37262306a36Sopenharmony_ci printk(KERN_ERR "axon_msi: irq parse and map failed for %pOF\n", 37362306a36Sopenharmony_ci dn); 37462306a36Sopenharmony_ci goto out_free_fifo; 37562306a36Sopenharmony_ci } 37662306a36Sopenharmony_ci memset(msic->fifo_virt, 0xff, MSIC_FIFO_SIZE_BYTES); 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci /* We rely on being able to stash a virq in a u16, so limit irqs to < 65536 */ 37962306a36Sopenharmony_ci msic->irq_domain = irq_domain_add_nomap(dn, 65536, &msic_host_ops, msic); 38062306a36Sopenharmony_ci if (!msic->irq_domain) { 38162306a36Sopenharmony_ci printk(KERN_ERR "axon_msi: couldn't allocate irq_domain for %pOF\n", 38262306a36Sopenharmony_ci dn); 38362306a36Sopenharmony_ci goto out_free_fifo; 38462306a36Sopenharmony_ci } 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci irq_set_handler_data(virq, msic); 38762306a36Sopenharmony_ci irq_set_chained_handler(virq, axon_msi_cascade); 38862306a36Sopenharmony_ci pr_devel("axon_msi: irq 0x%x setup for axon_msi\n", virq); 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci /* Enable the MSIC hardware */ 39162306a36Sopenharmony_ci msic_dcr_write(msic, MSIC_BASE_ADDR_HI_REG, msic->fifo_phys >> 32); 39262306a36Sopenharmony_ci msic_dcr_write(msic, MSIC_BASE_ADDR_LO_REG, 39362306a36Sopenharmony_ci msic->fifo_phys & 0xFFFFFFFF); 39462306a36Sopenharmony_ci msic_dcr_write(msic, MSIC_CTRL_REG, 39562306a36Sopenharmony_ci MSIC_CTRL_IRQ_ENABLE | MSIC_CTRL_ENABLE | 39662306a36Sopenharmony_ci MSIC_CTRL_FIFO_SIZE); 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci msic->read_offset = dcr_read(msic->dcr_host, MSIC_WRITE_OFFSET_REG) 39962306a36Sopenharmony_ci & MSIC_FIFO_SIZE_MASK; 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci dev_set_drvdata(&device->dev, msic); 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci cell_pci_controller_ops.setup_msi_irqs = axon_msi_setup_msi_irqs; 40462306a36Sopenharmony_ci cell_pci_controller_ops.teardown_msi_irqs = axon_msi_teardown_msi_irqs; 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci axon_msi_debug_setup(dn, msic); 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ci printk(KERN_DEBUG "axon_msi: setup MSIC on %pOF\n", dn); 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci return 0; 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_ciout_free_fifo: 41362306a36Sopenharmony_ci dma_free_coherent(&device->dev, MSIC_FIFO_SIZE_BYTES, msic->fifo_virt, 41462306a36Sopenharmony_ci msic->fifo_phys); 41562306a36Sopenharmony_ciout_free_msic: 41662306a36Sopenharmony_ci kfree(msic); 41762306a36Sopenharmony_ciout: 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci return -1; 42062306a36Sopenharmony_ci} 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_cistatic const struct of_device_id axon_msi_device_id[] = { 42362306a36Sopenharmony_ci { 42462306a36Sopenharmony_ci .compatible = "ibm,axon-msic" 42562306a36Sopenharmony_ci }, 42662306a36Sopenharmony_ci {} 42762306a36Sopenharmony_ci}; 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_cistatic struct platform_driver axon_msi_driver = { 43062306a36Sopenharmony_ci .probe = axon_msi_probe, 43162306a36Sopenharmony_ci .shutdown = axon_msi_shutdown, 43262306a36Sopenharmony_ci .driver = { 43362306a36Sopenharmony_ci .name = "axon-msi", 43462306a36Sopenharmony_ci .of_match_table = axon_msi_device_id, 43562306a36Sopenharmony_ci }, 43662306a36Sopenharmony_ci}; 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_cistatic int __init axon_msi_init(void) 43962306a36Sopenharmony_ci{ 44062306a36Sopenharmony_ci return platform_driver_register(&axon_msi_driver); 44162306a36Sopenharmony_ci} 44262306a36Sopenharmony_cisubsys_initcall(axon_msi_init); 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ci#ifdef DEBUG 44662306a36Sopenharmony_cistatic int msic_set(void *data, u64 val) 44762306a36Sopenharmony_ci{ 44862306a36Sopenharmony_ci struct axon_msic *msic = data; 44962306a36Sopenharmony_ci out_le32(msic->trigger, val); 45062306a36Sopenharmony_ci return 0; 45162306a36Sopenharmony_ci} 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_cistatic int msic_get(void *data, u64 *val) 45462306a36Sopenharmony_ci{ 45562306a36Sopenharmony_ci *val = 0; 45662306a36Sopenharmony_ci return 0; 45762306a36Sopenharmony_ci} 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_ciDEFINE_SIMPLE_ATTRIBUTE(fops_msic, msic_get, msic_set, "%llu\n"); 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_civoid axon_msi_debug_setup(struct device_node *dn, struct axon_msic *msic) 46262306a36Sopenharmony_ci{ 46362306a36Sopenharmony_ci char name[8]; 46462306a36Sopenharmony_ci struct resource res; 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_ci if (of_address_to_resource(dn, 0, &res)) { 46762306a36Sopenharmony_ci pr_devel("axon_msi: couldn't get reg property\n"); 46862306a36Sopenharmony_ci return; 46962306a36Sopenharmony_ci } 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci msic->trigger = ioremap(res.start, 0x4); 47262306a36Sopenharmony_ci if (!msic->trigger) { 47362306a36Sopenharmony_ci pr_devel("axon_msi: ioremap failed\n"); 47462306a36Sopenharmony_ci return; 47562306a36Sopenharmony_ci } 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_ci snprintf(name, sizeof(name), "msic_%d", of_node_to_nid(dn)); 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_ci debugfs_create_file(name, 0600, arch_debugfs_dir, msic, &fops_msic); 48062306a36Sopenharmony_ci} 48162306a36Sopenharmony_ci#endif /* DEBUG */ 482