162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * GE SBC610 board support
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Author: Martyn Welch <martyn.welch@ge.com>
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
862306a36Sopenharmony_ci *
962306a36Sopenharmony_ci * Based on: mpc86xx_hpcn.c (MPC86xx HPCN board specific routines)
1062306a36Sopenharmony_ci * Copyright 2006 Freescale Semiconductor Inc.
1162306a36Sopenharmony_ci *
1262306a36Sopenharmony_ci * NEC fixup adapted from arch/mips/pci/fixup-lm2e.c
1362306a36Sopenharmony_ci */
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include <linux/stddef.h>
1662306a36Sopenharmony_ci#include <linux/kernel.h>
1762306a36Sopenharmony_ci#include <linux/pci.h>
1862306a36Sopenharmony_ci#include <linux/kdev_t.h>
1962306a36Sopenharmony_ci#include <linux/delay.h>
2062306a36Sopenharmony_ci#include <linux/seq_file.h>
2162306a36Sopenharmony_ci#include <linux/of.h>
2262306a36Sopenharmony_ci#include <linux/of_address.h>
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#include <asm/time.h>
2562306a36Sopenharmony_ci#include <asm/machdep.h>
2662306a36Sopenharmony_ci#include <asm/pci-bridge.h>
2762306a36Sopenharmony_ci#include <mm/mmu_decl.h>
2862306a36Sopenharmony_ci#include <asm/udbg.h>
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci#include <asm/mpic.h>
3162306a36Sopenharmony_ci#include <asm/nvram.h>
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci#include <sysdev/fsl_pci.h>
3462306a36Sopenharmony_ci#include <sysdev/fsl_soc.h>
3562306a36Sopenharmony_ci#include <sysdev/ge/ge_pic.h>
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci#include "mpc86xx.h"
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#undef DEBUG
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci#ifdef DEBUG
4262306a36Sopenharmony_ci#define DBG (fmt...) do { printk(KERN_ERR "SBC610: " fmt); } while (0)
4362306a36Sopenharmony_ci#else
4462306a36Sopenharmony_ci#define DBG (fmt...) do { } while (0)
4562306a36Sopenharmony_ci#endif
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_civoid __iomem *sbc610_regs;
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_cistatic void __init gef_sbc610_init_irq(void)
5062306a36Sopenharmony_ci{
5162306a36Sopenharmony_ci	struct device_node *cascade_node = NULL;
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci	mpc86xx_init_irq();
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci	/*
5662306a36Sopenharmony_ci	 * There is a simple interrupt handler in the main FPGA, this needs
5762306a36Sopenharmony_ci	 * to be cascaded into the MPIC
5862306a36Sopenharmony_ci	 */
5962306a36Sopenharmony_ci	cascade_node = of_find_compatible_node(NULL, NULL, "gef,fpga-pic");
6062306a36Sopenharmony_ci	if (!cascade_node) {
6162306a36Sopenharmony_ci		printk(KERN_WARNING "SBC610: No FPGA PIC\n");
6262306a36Sopenharmony_ci		return;
6362306a36Sopenharmony_ci	}
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	gef_pic_init(cascade_node);
6662306a36Sopenharmony_ci	of_node_put(cascade_node);
6762306a36Sopenharmony_ci}
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_cistatic void __init gef_sbc610_setup_arch(void)
7062306a36Sopenharmony_ci{
7162306a36Sopenharmony_ci	struct device_node *regs;
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci	printk(KERN_INFO "GE Intelligent Platforms SBC610 6U VPX SBC\n");
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci#ifdef CONFIG_SMP
7662306a36Sopenharmony_ci	mpc86xx_smp_init();
7762306a36Sopenharmony_ci#endif
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	fsl_pci_assign_primary();
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	/* Remap basic board registers */
8262306a36Sopenharmony_ci	regs = of_find_compatible_node(NULL, NULL, "gef,fpga-regs");
8362306a36Sopenharmony_ci	if (regs) {
8462306a36Sopenharmony_ci		sbc610_regs = of_iomap(regs, 0);
8562306a36Sopenharmony_ci		if (sbc610_regs == NULL)
8662306a36Sopenharmony_ci			printk(KERN_WARNING "Unable to map board registers\n");
8762306a36Sopenharmony_ci		of_node_put(regs);
8862306a36Sopenharmony_ci	}
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci#if defined(CONFIG_MMIO_NVRAM)
9162306a36Sopenharmony_ci	mmio_nvram_init();
9262306a36Sopenharmony_ci#endif
9362306a36Sopenharmony_ci}
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci/* Return the PCB revision */
9662306a36Sopenharmony_cistatic unsigned int gef_sbc610_get_pcb_rev(void)
9762306a36Sopenharmony_ci{
9862306a36Sopenharmony_ci	unsigned int reg;
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	reg = ioread32(sbc610_regs);
10162306a36Sopenharmony_ci	return (reg >> 8) & 0xff;
10262306a36Sopenharmony_ci}
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci/* Return the board (software) revision */
10562306a36Sopenharmony_cistatic unsigned int gef_sbc610_get_board_rev(void)
10662306a36Sopenharmony_ci{
10762306a36Sopenharmony_ci	unsigned int reg;
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	reg = ioread32(sbc610_regs);
11062306a36Sopenharmony_ci	return (reg >> 16) & 0xff;
11162306a36Sopenharmony_ci}
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci/* Return the FPGA revision */
11462306a36Sopenharmony_cistatic unsigned int gef_sbc610_get_fpga_rev(void)
11562306a36Sopenharmony_ci{
11662306a36Sopenharmony_ci	unsigned int reg;
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci	reg = ioread32(sbc610_regs);
11962306a36Sopenharmony_ci	return (reg >> 24) & 0xf;
12062306a36Sopenharmony_ci}
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cistatic void gef_sbc610_show_cpuinfo(struct seq_file *m)
12362306a36Sopenharmony_ci{
12462306a36Sopenharmony_ci	uint svid = mfspr(SPRN_SVR);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	seq_printf(m, "Vendor\t\t: GE Intelligent Platforms\n");
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	seq_printf(m, "Revision\t: %u%c\n", gef_sbc610_get_pcb_rev(),
12962306a36Sopenharmony_ci		('A' + gef_sbc610_get_board_rev() - 1));
13062306a36Sopenharmony_ci	seq_printf(m, "FPGA Revision\t: %u\n", gef_sbc610_get_fpga_rev());
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	seq_printf(m, "SVR\t\t: 0x%x\n", svid);
13362306a36Sopenharmony_ci}
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_cistatic void gef_sbc610_nec_fixup(struct pci_dev *pdev)
13662306a36Sopenharmony_ci{
13762306a36Sopenharmony_ci	unsigned int val;
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci	/* Do not do the fixup on other platforms! */
14062306a36Sopenharmony_ci	if (!machine_is(gef_sbc610))
14162306a36Sopenharmony_ci		return;
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci	printk(KERN_INFO "Running NEC uPD720101 Fixup\n");
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci	/* Ensure ports 1, 2, 3, 4 & 5 are enabled */
14662306a36Sopenharmony_ci	pci_read_config_dword(pdev, 0xe0, &val);
14762306a36Sopenharmony_ci	pci_write_config_dword(pdev, 0xe0, (val & ~7) | 0x5);
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	/* System clock is 48-MHz Oscillator and EHCI Enabled. */
15062306a36Sopenharmony_ci	pci_write_config_dword(pdev, 0xe4, 1 << 5);
15162306a36Sopenharmony_ci}
15262306a36Sopenharmony_ciDECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_USB,
15362306a36Sopenharmony_ci	gef_sbc610_nec_fixup);
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_cimachine_arch_initcall(gef_sbc610, mpc86xx_common_publish_devices);
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cidefine_machine(gef_sbc610) {
15862306a36Sopenharmony_ci	.name			= "GE SBC610",
15962306a36Sopenharmony_ci	.compatible		= "gef,sbc610",
16062306a36Sopenharmony_ci	.setup_arch		= gef_sbc610_setup_arch,
16162306a36Sopenharmony_ci	.init_IRQ		= gef_sbc610_init_irq,
16262306a36Sopenharmony_ci	.show_cpuinfo		= gef_sbc610_show_cpuinfo,
16362306a36Sopenharmony_ci	.get_irq		= mpic_get_irq,
16462306a36Sopenharmony_ci	.time_init		= mpc86xx_time_init,
16562306a36Sopenharmony_ci	.progress		= udbg_progress,
16662306a36Sopenharmony_ci#ifdef CONFIG_PCI
16762306a36Sopenharmony_ci	.pcibios_fixup_bus	= fsl_pcibios_fixup_bus,
16862306a36Sopenharmony_ci#endif
16962306a36Sopenharmony_ci};
170