162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright 2010-2011, 2013 Freescale Semiconductor, Inc.
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Author: Michael Johnston <michael.johnston@freescale.com>
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Description:
862306a36Sopenharmony_ci * TWR-P102x Board Setup
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <linux/kernel.h>
1262306a36Sopenharmony_ci#include <linux/init.h>
1362306a36Sopenharmony_ci#include <linux/errno.h>
1462306a36Sopenharmony_ci#include <linux/fsl/guts.h>
1562306a36Sopenharmony_ci#include <linux/pci.h>
1662306a36Sopenharmony_ci#include <linux/of.h>
1762306a36Sopenharmony_ci#include <linux/of_address.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#include <asm/pci-bridge.h>
2062306a36Sopenharmony_ci#include <asm/udbg.h>
2162306a36Sopenharmony_ci#include <asm/mpic.h>
2262306a36Sopenharmony_ci#include <soc/fsl/qe/qe.h>
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#include <sysdev/fsl_soc.h>
2562306a36Sopenharmony_ci#include <sysdev/fsl_pci.h>
2662306a36Sopenharmony_ci#include "smp.h"
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#include "mpc85xx.h"
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_cistatic void __init twr_p1025_pic_init(void)
3162306a36Sopenharmony_ci{
3262306a36Sopenharmony_ci	struct mpic *mpic;
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci	mpic = mpic_alloc(NULL, 0, MPIC_BIG_ENDIAN |
3562306a36Sopenharmony_ci			MPIC_SINGLE_DEST_CPU,
3662306a36Sopenharmony_ci			0, 256, " OpenPIC  ");
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci	BUG_ON(mpic == NULL);
3962306a36Sopenharmony_ci	mpic_init(mpic);
4062306a36Sopenharmony_ci}
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci/* ************************************************************************
4362306a36Sopenharmony_ci *
4462306a36Sopenharmony_ci * Setup the architecture
4562306a36Sopenharmony_ci *
4662306a36Sopenharmony_ci */
4762306a36Sopenharmony_cistatic void __init twr_p1025_setup_arch(void)
4862306a36Sopenharmony_ci{
4962306a36Sopenharmony_ci	if (ppc_md.progress)
5062306a36Sopenharmony_ci		ppc_md.progress("twr_p1025_setup_arch()", 0);
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci	mpc85xx_smp_init();
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci	fsl_pci_assign_primary();
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci#ifdef CONFIG_QUICC_ENGINE
5762306a36Sopenharmony_ci	mpc85xx_qe_par_io_init();
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci#if IS_ENABLED(CONFIG_UCC_GETH) || IS_ENABLED(CONFIG_SERIAL_QE)
6062306a36Sopenharmony_ci	if (machine_is(twr_p1025)) {
6162306a36Sopenharmony_ci		struct ccsr_guts __iomem *guts;
6262306a36Sopenharmony_ci		struct device_node *np;
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci		np = of_find_compatible_node(NULL, NULL, "fsl,p1021-guts");
6562306a36Sopenharmony_ci		if (np) {
6662306a36Sopenharmony_ci			guts = of_iomap(np, 0);
6762306a36Sopenharmony_ci			if (!guts)
6862306a36Sopenharmony_ci				pr_err("twr_p1025: could not map global utilities register\n");
6962306a36Sopenharmony_ci			else {
7062306a36Sopenharmony_ci			/* P1025 has pins muxed for QE and other functions. To
7162306a36Sopenharmony_ci			 * enable QE UEC mode, we need to set bit QE0 for UCC1
7262306a36Sopenharmony_ci			 * in Eth mode, QE0 and QE3 for UCC5 in Eth mode, QE9
7362306a36Sopenharmony_ci			 * and QE12 for QE MII management signals in PMUXCR
7462306a36Sopenharmony_ci			 * register.
7562306a36Sopenharmony_ci			 * Set QE mux bits in PMUXCR */
7662306a36Sopenharmony_ci			setbits32(&guts->pmuxcr, MPC85xx_PMUXCR_QE(0) |
7762306a36Sopenharmony_ci					MPC85xx_PMUXCR_QE(3) |
7862306a36Sopenharmony_ci					MPC85xx_PMUXCR_QE(9) |
7962306a36Sopenharmony_ci					MPC85xx_PMUXCR_QE(12));
8062306a36Sopenharmony_ci			iounmap(guts);
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci#if IS_ENABLED(CONFIG_SERIAL_QE)
8362306a36Sopenharmony_ci			/* On P1025TWR board, the UCC7 acted as UART port.
8462306a36Sopenharmony_ci			 * However, The UCC7's CTS pin is low level in default,
8562306a36Sopenharmony_ci			 * it will impact the transmission in full duplex
8662306a36Sopenharmony_ci			 * communication. So disable the Flow control pin PA18.
8762306a36Sopenharmony_ci			 * The UCC7 UART just can use RXD and TXD pins.
8862306a36Sopenharmony_ci			 */
8962306a36Sopenharmony_ci			par_io_config_pin(0, 18, 0, 0, 0, 0);
9062306a36Sopenharmony_ci#endif
9162306a36Sopenharmony_ci			/* Drive PB29 to CPLD low - CPLD will then change
9262306a36Sopenharmony_ci			 * muxing from LBC to QE */
9362306a36Sopenharmony_ci			par_io_config_pin(1, 29, 1, 0, 0, 0);
9462306a36Sopenharmony_ci			par_io_data_set(1, 29, 0);
9562306a36Sopenharmony_ci			}
9662306a36Sopenharmony_ci			of_node_put(np);
9762306a36Sopenharmony_ci		}
9862306a36Sopenharmony_ci	}
9962306a36Sopenharmony_ci#endif
10062306a36Sopenharmony_ci#endif	/* CONFIG_QUICC_ENGINE */
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	pr_info("TWR-P1025 board from Freescale Semiconductor\n");
10362306a36Sopenharmony_ci}
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cimachine_arch_initcall(twr_p1025, mpc85xx_common_publish_devices);
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_cidefine_machine(twr_p1025) {
10862306a36Sopenharmony_ci	.name			= "TWR-P1025",
10962306a36Sopenharmony_ci	.compatible		= "fsl,TWR-P1025",
11062306a36Sopenharmony_ci	.setup_arch		= twr_p1025_setup_arch,
11162306a36Sopenharmony_ci	.init_IRQ		= twr_p1025_pic_init,
11262306a36Sopenharmony_ci#ifdef CONFIG_PCI
11362306a36Sopenharmony_ci	.pcibios_fixup_bus	= fsl_pcibios_fixup_bus,
11462306a36Sopenharmony_ci#endif
11562306a36Sopenharmony_ci	.get_irq		= mpic_get_irq,
11662306a36Sopenharmony_ci	.progress		= udbg_progress,
11762306a36Sopenharmony_ci};
118