162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * P1022 RDK board specific routines 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Copyright 2012 Freescale Semiconductor, Inc. 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Author: Timur Tabi <timur@freescale.com> 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Based on p1022_ds.c 962306a36Sopenharmony_ci * 1062306a36Sopenharmony_ci * This file is licensed under the terms of the GNU General Public License 1162306a36Sopenharmony_ci * version 2. This program is licensed "as is" without any warranty of any 1262306a36Sopenharmony_ci * kind, whether express or implied. 1362306a36Sopenharmony_ci */ 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include <linux/fsl/guts.h> 1662306a36Sopenharmony_ci#include <linux/pci.h> 1762306a36Sopenharmony_ci#include <linux/of.h> 1862306a36Sopenharmony_ci#include <linux/of_address.h> 1962306a36Sopenharmony_ci#include <asm/div64.h> 2062306a36Sopenharmony_ci#include <asm/mpic.h> 2162306a36Sopenharmony_ci#include <asm/swiotlb.h> 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#include <sysdev/fsl_soc.h> 2462306a36Sopenharmony_ci#include <sysdev/fsl_pci.h> 2562306a36Sopenharmony_ci#include <asm/udbg.h> 2662306a36Sopenharmony_ci#include "smp.h" 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#include "mpc85xx.h" 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci#if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE) 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci/* DIU Pixel Clock bits of the CLKDVDR Global Utilities register */ 3362306a36Sopenharmony_ci#define CLKDVDR_PXCKEN 0x80000000 3462306a36Sopenharmony_ci#define CLKDVDR_PXCKINV 0x10000000 3562306a36Sopenharmony_ci#define CLKDVDR_PXCKDLY 0x06000000 3662306a36Sopenharmony_ci#define CLKDVDR_PXCLK_MASK 0x00FF0000 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci/** 3962306a36Sopenharmony_ci * p1022rdk_set_pixel_clock: program the DIU's clock 4062306a36Sopenharmony_ci * 4162306a36Sopenharmony_ci * @pixclock: the wavelength, in picoseconds, of the clock 4262306a36Sopenharmony_ci */ 4362306a36Sopenharmony_civoid p1022rdk_set_pixel_clock(unsigned int pixclock) 4462306a36Sopenharmony_ci{ 4562306a36Sopenharmony_ci struct device_node *guts_np = NULL; 4662306a36Sopenharmony_ci struct ccsr_guts __iomem *guts; 4762306a36Sopenharmony_ci unsigned long freq; 4862306a36Sopenharmony_ci u64 temp; 4962306a36Sopenharmony_ci u32 pxclk; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci /* Map the global utilities registers. */ 5262306a36Sopenharmony_ci guts_np = of_find_compatible_node(NULL, NULL, "fsl,p1022-guts"); 5362306a36Sopenharmony_ci if (!guts_np) { 5462306a36Sopenharmony_ci pr_err("p1022rdk: missing global utilities device node\n"); 5562306a36Sopenharmony_ci return; 5662306a36Sopenharmony_ci } 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci guts = of_iomap(guts_np, 0); 5962306a36Sopenharmony_ci of_node_put(guts_np); 6062306a36Sopenharmony_ci if (!guts) { 6162306a36Sopenharmony_ci pr_err("p1022rdk: could not map global utilities device\n"); 6262306a36Sopenharmony_ci return; 6362306a36Sopenharmony_ci } 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci /* Convert pixclock from a wavelength to a frequency */ 6662306a36Sopenharmony_ci temp = 1000000000000ULL; 6762306a36Sopenharmony_ci do_div(temp, pixclock); 6862306a36Sopenharmony_ci freq = temp; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci /* 7162306a36Sopenharmony_ci * 'pxclk' is the ratio of the platform clock to the pixel clock. 7262306a36Sopenharmony_ci * This number is programmed into the CLKDVDR register, and the valid 7362306a36Sopenharmony_ci * range of values is 2-255. 7462306a36Sopenharmony_ci */ 7562306a36Sopenharmony_ci pxclk = DIV_ROUND_CLOSEST(fsl_get_sys_freq(), freq); 7662306a36Sopenharmony_ci pxclk = clamp_t(u32, pxclk, 2, 255); 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci /* Disable the pixel clock, and set it to non-inverted and no delay */ 7962306a36Sopenharmony_ci clrbits32(&guts->clkdvdr, 8062306a36Sopenharmony_ci CLKDVDR_PXCKEN | CLKDVDR_PXCKDLY | CLKDVDR_PXCLK_MASK); 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci /* Enable the clock and set the pxclk */ 8362306a36Sopenharmony_ci setbits32(&guts->clkdvdr, CLKDVDR_PXCKEN | (pxclk << 16)); 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci iounmap(guts); 8662306a36Sopenharmony_ci} 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci/** 8962306a36Sopenharmony_ci * p1022rdk_valid_monitor_port: set the monitor port for sysfs 9062306a36Sopenharmony_ci */ 9162306a36Sopenharmony_cienum fsl_diu_monitor_port 9262306a36Sopenharmony_cip1022rdk_valid_monitor_port(enum fsl_diu_monitor_port port) 9362306a36Sopenharmony_ci{ 9462306a36Sopenharmony_ci return FSL_DIU_PORT_DVI; 9562306a36Sopenharmony_ci} 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci#endif 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_civoid __init p1022_rdk_pic_init(void) 10062306a36Sopenharmony_ci{ 10162306a36Sopenharmony_ci struct mpic *mpic = mpic_alloc(NULL, 0, MPIC_BIG_ENDIAN | 10262306a36Sopenharmony_ci MPIC_SINGLE_DEST_CPU, 10362306a36Sopenharmony_ci 0, 256, " OpenPIC "); 10462306a36Sopenharmony_ci BUG_ON(mpic == NULL); 10562306a36Sopenharmony_ci mpic_init(mpic); 10662306a36Sopenharmony_ci} 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci/* 10962306a36Sopenharmony_ci * Setup the architecture 11062306a36Sopenharmony_ci */ 11162306a36Sopenharmony_cistatic void __init p1022_rdk_setup_arch(void) 11262306a36Sopenharmony_ci{ 11362306a36Sopenharmony_ci if (ppc_md.progress) 11462306a36Sopenharmony_ci ppc_md.progress("p1022_rdk_setup_arch()", 0); 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci#if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE) 11762306a36Sopenharmony_ci diu_ops.set_pixel_clock = p1022rdk_set_pixel_clock; 11862306a36Sopenharmony_ci diu_ops.valid_monitor_port = p1022rdk_valid_monitor_port; 11962306a36Sopenharmony_ci#endif 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci mpc85xx_smp_init(); 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci fsl_pci_assign_primary(); 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci swiotlb_detect_4g(); 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci pr_info("Freescale / iVeia P1022 RDK reference board\n"); 12862306a36Sopenharmony_ci} 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_cimachine_arch_initcall(p1022_rdk, mpc85xx_common_publish_devices); 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cidefine_machine(p1022_rdk) { 13362306a36Sopenharmony_ci .name = "P1022 RDK", 13462306a36Sopenharmony_ci .compatible = "fsl,p1022rdk", 13562306a36Sopenharmony_ci .setup_arch = p1022_rdk_setup_arch, 13662306a36Sopenharmony_ci .init_IRQ = p1022_rdk_pic_init, 13762306a36Sopenharmony_ci#ifdef CONFIG_PCI 13862306a36Sopenharmony_ci .pcibios_fixup_bus = fsl_pcibios_fixup_bus, 13962306a36Sopenharmony_ci .pcibios_fixup_phb = fsl_pcibios_fixup_phb, 14062306a36Sopenharmony_ci#endif 14162306a36Sopenharmony_ci .get_irq = mpic_get_irq, 14262306a36Sopenharmony_ci .progress = udbg_progress, 14362306a36Sopenharmony_ci}; 144