162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2006-2010, 2012-2013 Freescale Semiconductor, Inc.
462306a36Sopenharmony_ci * All rights reserved.
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci * Author: Andy Fleming <afleming@freescale.com>
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * Based on 83xx/mpc8360e_pb.c by:
962306a36Sopenharmony_ci *	   Li Yang <LeoLi@freescale.com>
1062306a36Sopenharmony_ci *	   Yin Olivia <Hong-hua.Yin@freescale.com>
1162306a36Sopenharmony_ci *
1262306a36Sopenharmony_ci * Description:
1362306a36Sopenharmony_ci * MPC85xx MDS board specific routines.
1462306a36Sopenharmony_ci */
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include <linux/stddef.h>
1762306a36Sopenharmony_ci#include <linux/kernel.h>
1862306a36Sopenharmony_ci#include <linux/init.h>
1962306a36Sopenharmony_ci#include <linux/errno.h>
2062306a36Sopenharmony_ci#include <linux/reboot.h>
2162306a36Sopenharmony_ci#include <linux/pci.h>
2262306a36Sopenharmony_ci#include <linux/kdev_t.h>
2362306a36Sopenharmony_ci#include <linux/major.h>
2462306a36Sopenharmony_ci#include <linux/console.h>
2562306a36Sopenharmony_ci#include <linux/delay.h>
2662306a36Sopenharmony_ci#include <linux/seq_file.h>
2762306a36Sopenharmony_ci#include <linux/initrd.h>
2862306a36Sopenharmony_ci#include <linux/fsl_devices.h>
2962306a36Sopenharmony_ci#include <linux/of.h>
3062306a36Sopenharmony_ci#include <linux/of_address.h>
3162306a36Sopenharmony_ci#include <linux/phy.h>
3262306a36Sopenharmony_ci#include <linux/memblock.h>
3362306a36Sopenharmony_ci#include <linux/fsl/guts.h>
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci#include <linux/atomic.h>
3662306a36Sopenharmony_ci#include <asm/time.h>
3762306a36Sopenharmony_ci#include <asm/io.h>
3862306a36Sopenharmony_ci#include <asm/machdep.h>
3962306a36Sopenharmony_ci#include <asm/pci-bridge.h>
4062306a36Sopenharmony_ci#include <asm/irq.h>
4162306a36Sopenharmony_ci#include <mm/mmu_decl.h>
4262306a36Sopenharmony_ci#include <asm/udbg.h>
4362306a36Sopenharmony_ci#include <sysdev/fsl_soc.h>
4462306a36Sopenharmony_ci#include <sysdev/fsl_pci.h>
4562306a36Sopenharmony_ci#include <soc/fsl/qe/qe.h>
4662306a36Sopenharmony_ci#include <asm/mpic.h>
4762306a36Sopenharmony_ci#include <asm/swiotlb.h>
4862306a36Sopenharmony_ci#include "smp.h"
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci#include "mpc85xx.h"
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci#if IS_BUILTIN(CONFIG_PHYLIB)
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci#define MV88E1111_SCR	0x10
5562306a36Sopenharmony_ci#define MV88E1111_SCR_125CLK	0x0010
5662306a36Sopenharmony_cistatic int mpc8568_fixup_125_clock(struct phy_device *phydev)
5762306a36Sopenharmony_ci{
5862306a36Sopenharmony_ci	int scr;
5962306a36Sopenharmony_ci	int err;
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci	/* Workaround for the 125 CLK Toggle */
6262306a36Sopenharmony_ci	scr = phy_read(phydev, MV88E1111_SCR);
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci	if (scr < 0)
6562306a36Sopenharmony_ci		return scr;
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci	err = phy_write(phydev, MV88E1111_SCR, scr & ~(MV88E1111_SCR_125CLK));
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci	if (err)
7062306a36Sopenharmony_ci		return err;
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci	err = phy_write(phydev, MII_BMCR, BMCR_RESET);
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci	if (err)
7562306a36Sopenharmony_ci		return err;
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	scr = phy_read(phydev, MV88E1111_SCR);
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	if (scr < 0)
8062306a36Sopenharmony_ci		return scr;
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci	err = phy_write(phydev, MV88E1111_SCR, scr | 0x0008);
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	return err;
8562306a36Sopenharmony_ci}
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic int mpc8568_mds_phy_fixups(struct phy_device *phydev)
8862306a36Sopenharmony_ci{
8962306a36Sopenharmony_ci	int temp;
9062306a36Sopenharmony_ci	int err;
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci	/* Errata */
9362306a36Sopenharmony_ci	err = phy_write(phydev,29, 0x0006);
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	if (err)
9662306a36Sopenharmony_ci		return err;
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci	temp = phy_read(phydev, 30);
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	if (temp < 0)
10162306a36Sopenharmony_ci		return temp;
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	temp = (temp & (~0x8000)) | 0x4000;
10462306a36Sopenharmony_ci	err = phy_write(phydev,30, temp);
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci	if (err)
10762306a36Sopenharmony_ci		return err;
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	err = phy_write(phydev,29, 0x000a);
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	if (err)
11262306a36Sopenharmony_ci		return err;
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci	temp = phy_read(phydev, 30);
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	if (temp < 0)
11762306a36Sopenharmony_ci		return temp;
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	temp = phy_read(phydev, 30);
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	if (temp < 0)
12262306a36Sopenharmony_ci		return temp;
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	temp &= ~0x0020;
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	err = phy_write(phydev,30,temp);
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	if (err)
12962306a36Sopenharmony_ci		return err;
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	/* Disable automatic MDI/MDIX selection */
13262306a36Sopenharmony_ci	temp = phy_read(phydev, 16);
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	if (temp < 0)
13562306a36Sopenharmony_ci		return temp;
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	temp &= ~0x0060;
13862306a36Sopenharmony_ci	err = phy_write(phydev,16,temp);
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	return err;
14162306a36Sopenharmony_ci}
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci#endif
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci/* ************************************************************************
14662306a36Sopenharmony_ci *
14762306a36Sopenharmony_ci * Setup the architecture
14862306a36Sopenharmony_ci *
14962306a36Sopenharmony_ci */
15062306a36Sopenharmony_ci#ifdef CONFIG_QUICC_ENGINE
15162306a36Sopenharmony_cistatic void __init mpc85xx_mds_reset_ucc_phys(void)
15262306a36Sopenharmony_ci{
15362306a36Sopenharmony_ci	struct device_node *np;
15462306a36Sopenharmony_ci	static u8 __iomem *bcsr_regs;
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	/* Map BCSR area */
15762306a36Sopenharmony_ci	np = of_find_node_by_name(NULL, "bcsr");
15862306a36Sopenharmony_ci	if (!np)
15962306a36Sopenharmony_ci		return;
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci	bcsr_regs = of_iomap(np, 0);
16262306a36Sopenharmony_ci	of_node_put(np);
16362306a36Sopenharmony_ci	if (!bcsr_regs)
16462306a36Sopenharmony_ci		return;
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	if (machine_is(mpc8568_mds)) {
16762306a36Sopenharmony_ci#define BCSR_UCC1_GETH_EN	(0x1 << 7)
16862306a36Sopenharmony_ci#define BCSR_UCC2_GETH_EN	(0x1 << 7)
16962306a36Sopenharmony_ci#define BCSR_UCC1_MODE_MSK	(0x3 << 4)
17062306a36Sopenharmony_ci#define BCSR_UCC2_MODE_MSK	(0x3 << 0)
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci		/* Turn off UCC1 & UCC2 */
17362306a36Sopenharmony_ci		clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
17462306a36Sopenharmony_ci		clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci		/* Mode is RGMII, all bits clear */
17762306a36Sopenharmony_ci		clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK |
17862306a36Sopenharmony_ci					 BCSR_UCC2_MODE_MSK);
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci		/* Turn UCC1 & UCC2 on */
18162306a36Sopenharmony_ci		setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
18262306a36Sopenharmony_ci		setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
18362306a36Sopenharmony_ci	} else if (machine_is(mpc8569_mds)) {
18462306a36Sopenharmony_ci#define BCSR7_UCC12_GETHnRST	(0x1 << 2)
18562306a36Sopenharmony_ci#define BCSR8_UEM_MARVELL_RST	(0x1 << 1)
18662306a36Sopenharmony_ci#define BCSR_UCC_RGMII		(0x1 << 6)
18762306a36Sopenharmony_ci#define BCSR_UCC_RTBI		(0x1 << 5)
18862306a36Sopenharmony_ci		/*
18962306a36Sopenharmony_ci		 * U-Boot mangles interrupt polarity for Marvell PHYs,
19062306a36Sopenharmony_ci		 * so reset built-in and UEM Marvell PHYs, this puts
19162306a36Sopenharmony_ci		 * the PHYs into their normal state.
19262306a36Sopenharmony_ci		 */
19362306a36Sopenharmony_ci		clrbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
19462306a36Sopenharmony_ci		setbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci		setbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
19762306a36Sopenharmony_ci		clrbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci		for_each_compatible_node(np, "network", "ucc_geth") {
20062306a36Sopenharmony_ci			const unsigned int *prop;
20162306a36Sopenharmony_ci			int ucc_num;
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci			prop = of_get_property(np, "cell-index", NULL);
20462306a36Sopenharmony_ci			if (prop == NULL)
20562306a36Sopenharmony_ci				continue;
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci			ucc_num = *prop - 1;
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci			prop = of_get_property(np, "phy-connection-type", NULL);
21062306a36Sopenharmony_ci			if (prop == NULL)
21162306a36Sopenharmony_ci				continue;
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci			if (strcmp("rtbi", (const char *)prop) == 0)
21462306a36Sopenharmony_ci				clrsetbits_8(&bcsr_regs[7 + ucc_num],
21562306a36Sopenharmony_ci					BCSR_UCC_RGMII, BCSR_UCC_RTBI);
21662306a36Sopenharmony_ci		}
21762306a36Sopenharmony_ci	} else if (machine_is(p1021_mds)) {
21862306a36Sopenharmony_ci#define BCSR11_ENET_MICRST     (0x1 << 5)
21962306a36Sopenharmony_ci		/* Reset Micrel PHY */
22062306a36Sopenharmony_ci		clrbits8(&bcsr_regs[11], BCSR11_ENET_MICRST);
22162306a36Sopenharmony_ci		setbits8(&bcsr_regs[11], BCSR11_ENET_MICRST);
22262306a36Sopenharmony_ci	}
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	iounmap(bcsr_regs);
22562306a36Sopenharmony_ci}
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_cistatic void __init mpc85xx_mds_qe_init(void)
22862306a36Sopenharmony_ci{
22962306a36Sopenharmony_ci	struct device_node *np;
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci	mpc85xx_qe_par_io_init();
23262306a36Sopenharmony_ci	mpc85xx_mds_reset_ucc_phys();
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci	if (machine_is(p1021_mds)) {
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci		struct ccsr_guts __iomem *guts;
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci		np = of_find_node_by_name(NULL, "global-utilities");
23962306a36Sopenharmony_ci		if (np) {
24062306a36Sopenharmony_ci			guts = of_iomap(np, 0);
24162306a36Sopenharmony_ci			if (!guts)
24262306a36Sopenharmony_ci				pr_err("mpc85xx-rdb: could not map global utilities register\n");
24362306a36Sopenharmony_ci			else{
24462306a36Sopenharmony_ci			/* P1021 has pins muxed for QE and other functions. To
24562306a36Sopenharmony_ci			 * enable QE UEC mode, we need to set bit QE0 for UCC1
24662306a36Sopenharmony_ci			 * in Eth mode, QE0 and QE3 for UCC5 in Eth mode, QE9
24762306a36Sopenharmony_ci			 * and QE12 for QE MII management signals in PMUXCR
24862306a36Sopenharmony_ci			 * register.
24962306a36Sopenharmony_ci			 */
25062306a36Sopenharmony_ci				setbits32(&guts->pmuxcr, MPC85xx_PMUXCR_QE(0) |
25162306a36Sopenharmony_ci						  MPC85xx_PMUXCR_QE(3) |
25262306a36Sopenharmony_ci						  MPC85xx_PMUXCR_QE(9) |
25362306a36Sopenharmony_ci						  MPC85xx_PMUXCR_QE(12));
25462306a36Sopenharmony_ci				iounmap(guts);
25562306a36Sopenharmony_ci			}
25662306a36Sopenharmony_ci			of_node_put(np);
25762306a36Sopenharmony_ci		}
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	}
26062306a36Sopenharmony_ci}
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci#else
26362306a36Sopenharmony_cistatic void __init mpc85xx_mds_qe_init(void) { }
26462306a36Sopenharmony_ci#endif	/* CONFIG_QUICC_ENGINE */
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_cistatic void __init mpc85xx_mds_setup_arch(void)
26762306a36Sopenharmony_ci{
26862306a36Sopenharmony_ci	if (ppc_md.progress)
26962306a36Sopenharmony_ci		ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	mpc85xx_smp_init();
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci	mpc85xx_mds_qe_init();
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci	fsl_pci_assign_primary();
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci	swiotlb_detect_4g();
27862306a36Sopenharmony_ci}
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci#if IS_BUILTIN(CONFIG_PHYLIB)
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_cistatic int __init board_fixups(void)
28362306a36Sopenharmony_ci{
28462306a36Sopenharmony_ci	char phy_id[20];
28562306a36Sopenharmony_ci	char *compstrs[2] = {"fsl,gianfar-mdio", "fsl,ucc-mdio"};
28662306a36Sopenharmony_ci	struct device_node *mdio;
28762306a36Sopenharmony_ci	struct resource res;
28862306a36Sopenharmony_ci	int i;
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(compstrs); i++) {
29162306a36Sopenharmony_ci		mdio = of_find_compatible_node(NULL, NULL, compstrs[i]);
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci		of_address_to_resource(mdio, 0, &res);
29462306a36Sopenharmony_ci		snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
29562306a36Sopenharmony_ci			(unsigned long long)res.start, 1);
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci		phy_register_fixup_for_id(phy_id, mpc8568_fixup_125_clock);
29862306a36Sopenharmony_ci		phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci		/* Register a workaround for errata */
30162306a36Sopenharmony_ci		snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
30262306a36Sopenharmony_ci			(unsigned long long)res.start, 7);
30362306a36Sopenharmony_ci		phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci		of_node_put(mdio);
30662306a36Sopenharmony_ci	}
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	return 0;
30962306a36Sopenharmony_ci}
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_cimachine_arch_initcall(mpc8568_mds, board_fixups);
31262306a36Sopenharmony_cimachine_arch_initcall(mpc8569_mds, board_fixups);
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci#endif
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_cistatic int __init mpc85xx_publish_devices(void)
31762306a36Sopenharmony_ci{
31862306a36Sopenharmony_ci	return mpc85xx_common_publish_devices();
31962306a36Sopenharmony_ci}
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_cimachine_arch_initcall(mpc8568_mds, mpc85xx_publish_devices);
32262306a36Sopenharmony_cimachine_arch_initcall(mpc8569_mds, mpc85xx_publish_devices);
32362306a36Sopenharmony_cimachine_arch_initcall(p1021_mds, mpc85xx_common_publish_devices);
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_cistatic void __init mpc85xx_mds_pic_init(void)
32662306a36Sopenharmony_ci{
32762306a36Sopenharmony_ci	struct mpic *mpic = mpic_alloc(NULL, 0, MPIC_BIG_ENDIAN |
32862306a36Sopenharmony_ci			MPIC_SINGLE_DEST_CPU,
32962306a36Sopenharmony_ci			0, 256, " OpenPIC  ");
33062306a36Sopenharmony_ci	BUG_ON(mpic == NULL);
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_ci	mpic_init(mpic);
33362306a36Sopenharmony_ci}
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_cidefine_machine(mpc8568_mds) {
33662306a36Sopenharmony_ci	.name		= "MPC8568 MDS",
33762306a36Sopenharmony_ci	.compatible	= "MPC85xxMDS",
33862306a36Sopenharmony_ci	.setup_arch	= mpc85xx_mds_setup_arch,
33962306a36Sopenharmony_ci	.init_IRQ	= mpc85xx_mds_pic_init,
34062306a36Sopenharmony_ci	.get_irq	= mpic_get_irq,
34162306a36Sopenharmony_ci	.progress	= udbg_progress,
34262306a36Sopenharmony_ci#ifdef CONFIG_PCI
34362306a36Sopenharmony_ci	.pcibios_fixup_bus	= fsl_pcibios_fixup_bus,
34462306a36Sopenharmony_ci	.pcibios_fixup_phb      = fsl_pcibios_fixup_phb,
34562306a36Sopenharmony_ci#endif
34662306a36Sopenharmony_ci};
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_cidefine_machine(mpc8569_mds) {
34962306a36Sopenharmony_ci	.name		= "MPC8569 MDS",
35062306a36Sopenharmony_ci	.compatible	= "fsl,MPC8569EMDS",
35162306a36Sopenharmony_ci	.setup_arch	= mpc85xx_mds_setup_arch,
35262306a36Sopenharmony_ci	.init_IRQ	= mpc85xx_mds_pic_init,
35362306a36Sopenharmony_ci	.get_irq	= mpic_get_irq,
35462306a36Sopenharmony_ci	.progress	= udbg_progress,
35562306a36Sopenharmony_ci#ifdef CONFIG_PCI
35662306a36Sopenharmony_ci	.pcibios_fixup_bus	= fsl_pcibios_fixup_bus,
35762306a36Sopenharmony_ci	.pcibios_fixup_phb      = fsl_pcibios_fixup_phb,
35862306a36Sopenharmony_ci#endif
35962306a36Sopenharmony_ci};
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_cidefine_machine(p1021_mds) {
36262306a36Sopenharmony_ci	.name		= "P1021 MDS",
36362306a36Sopenharmony_ci	.compatible	= "fsl,P1021MDS",
36462306a36Sopenharmony_ci	.setup_arch	= mpc85xx_mds_setup_arch,
36562306a36Sopenharmony_ci	.init_IRQ	= mpc85xx_mds_pic_init,
36662306a36Sopenharmony_ci	.get_irq	= mpic_get_irq,
36762306a36Sopenharmony_ci	.progress	= udbg_progress,
36862306a36Sopenharmony_ci#ifdef CONFIG_PCI
36962306a36Sopenharmony_ci	.pcibios_fixup_bus	= fsl_pcibios_fixup_bus,
37062306a36Sopenharmony_ci	.pcibios_fixup_phb      = fsl_pcibios_fixup_phb,
37162306a36Sopenharmony_ci#endif
37262306a36Sopenharmony_ci};
373