162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * GE IMP3A Board Setup
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Author Martyn Welch <martyn.welch@ge.com>
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Copyright 2010 GE Intelligent Platforms Embedded Systems, Inc.
862306a36Sopenharmony_ci *
962306a36Sopenharmony_ci * Based on: mpc85xx_ds.c (MPC85xx DS Board Setup)
1062306a36Sopenharmony_ci * Copyright 2007 Freescale Semiconductor Inc.
1162306a36Sopenharmony_ci */
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include <linux/stddef.h>
1462306a36Sopenharmony_ci#include <linux/kernel.h>
1562306a36Sopenharmony_ci#include <linux/pci.h>
1662306a36Sopenharmony_ci#include <linux/kdev_t.h>
1762306a36Sopenharmony_ci#include <linux/delay.h>
1862306a36Sopenharmony_ci#include <linux/seq_file.h>
1962306a36Sopenharmony_ci#include <linux/interrupt.h>
2062306a36Sopenharmony_ci#include <linux/of.h>
2162306a36Sopenharmony_ci#include <linux/of_address.h>
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#include <asm/time.h>
2462306a36Sopenharmony_ci#include <asm/machdep.h>
2562306a36Sopenharmony_ci#include <asm/pci-bridge.h>
2662306a36Sopenharmony_ci#include <mm/mmu_decl.h>
2762306a36Sopenharmony_ci#include <asm/udbg.h>
2862306a36Sopenharmony_ci#include <asm/mpic.h>
2962306a36Sopenharmony_ci#include <asm/swiotlb.h>
3062306a36Sopenharmony_ci#include <asm/nvram.h>
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#include <sysdev/fsl_soc.h>
3362306a36Sopenharmony_ci#include <sysdev/fsl_pci.h>
3462306a36Sopenharmony_ci#include "smp.h"
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#include "mpc85xx.h"
3762306a36Sopenharmony_ci#include <sysdev/ge/ge_pic.h>
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_civoid __iomem *imp3a_regs;
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_civoid __init ge_imp3a_pic_init(void)
4262306a36Sopenharmony_ci{
4362306a36Sopenharmony_ci	struct mpic *mpic;
4462306a36Sopenharmony_ci	struct device_node *np;
4562306a36Sopenharmony_ci	struct device_node *cascade_node = NULL;
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci	if (of_machine_is_compatible("fsl,MPC8572DS-CAMP")) {
4862306a36Sopenharmony_ci		mpic = mpic_alloc(NULL, 0,
4962306a36Sopenharmony_ci			MPIC_NO_RESET |
5062306a36Sopenharmony_ci			MPIC_BIG_ENDIAN |
5162306a36Sopenharmony_ci			MPIC_SINGLE_DEST_CPU,
5262306a36Sopenharmony_ci			0, 256, " OpenPIC  ");
5362306a36Sopenharmony_ci	} else {
5462306a36Sopenharmony_ci		mpic = mpic_alloc(NULL, 0,
5562306a36Sopenharmony_ci			  MPIC_BIG_ENDIAN |
5662306a36Sopenharmony_ci			  MPIC_SINGLE_DEST_CPU,
5762306a36Sopenharmony_ci			0, 256, " OpenPIC  ");
5862306a36Sopenharmony_ci	}
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci	BUG_ON(mpic == NULL);
6162306a36Sopenharmony_ci	mpic_init(mpic);
6262306a36Sopenharmony_ci	/*
6362306a36Sopenharmony_ci	 * There is a simple interrupt handler in the main FPGA, this needs
6462306a36Sopenharmony_ci	 * to be cascaded into the MPIC
6562306a36Sopenharmony_ci	 */
6662306a36Sopenharmony_ci	for_each_node_by_type(np, "interrupt-controller")
6762306a36Sopenharmony_ci		if (of_device_is_compatible(np, "gef,fpga-pic-1.00")) {
6862306a36Sopenharmony_ci			cascade_node = np;
6962306a36Sopenharmony_ci			break;
7062306a36Sopenharmony_ci		}
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci	if (cascade_node == NULL) {
7362306a36Sopenharmony_ci		printk(KERN_WARNING "IMP3A: No FPGA PIC\n");
7462306a36Sopenharmony_ci		return;
7562306a36Sopenharmony_ci	}
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	gef_pic_init(cascade_node);
7862306a36Sopenharmony_ci	of_node_put(cascade_node);
7962306a36Sopenharmony_ci}
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistatic void __init ge_imp3a_pci_assign_primary(void)
8262306a36Sopenharmony_ci{
8362306a36Sopenharmony_ci#ifdef CONFIG_PCI
8462306a36Sopenharmony_ci	struct device_node *np;
8562306a36Sopenharmony_ci	struct resource rsrc;
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	for_each_node_by_type(np, "pci") {
8862306a36Sopenharmony_ci		if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
8962306a36Sopenharmony_ci		    of_device_is_compatible(np, "fsl,mpc8548-pcie") ||
9062306a36Sopenharmony_ci		    of_device_is_compatible(np, "fsl,p2020-pcie")) {
9162306a36Sopenharmony_ci			of_address_to_resource(np, 0, &rsrc);
9262306a36Sopenharmony_ci			if ((rsrc.start & 0xfffff) == 0x9000) {
9362306a36Sopenharmony_ci				of_node_put(fsl_pci_primary);
9462306a36Sopenharmony_ci				fsl_pci_primary = of_node_get(np);
9562306a36Sopenharmony_ci			}
9662306a36Sopenharmony_ci		}
9762306a36Sopenharmony_ci	}
9862306a36Sopenharmony_ci#endif
9962306a36Sopenharmony_ci}
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci/*
10262306a36Sopenharmony_ci * Setup the architecture
10362306a36Sopenharmony_ci */
10462306a36Sopenharmony_cistatic void __init ge_imp3a_setup_arch(void)
10562306a36Sopenharmony_ci{
10662306a36Sopenharmony_ci	struct device_node *regs;
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	if (ppc_md.progress)
10962306a36Sopenharmony_ci		ppc_md.progress("ge_imp3a_setup_arch()", 0);
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	mpc85xx_smp_init();
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	ge_imp3a_pci_assign_primary();
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	swiotlb_detect_4g();
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	/* Remap basic board registers */
11862306a36Sopenharmony_ci	regs = of_find_compatible_node(NULL, NULL, "ge,imp3a-fpga-regs");
11962306a36Sopenharmony_ci	if (regs) {
12062306a36Sopenharmony_ci		imp3a_regs = of_iomap(regs, 0);
12162306a36Sopenharmony_ci		if (imp3a_regs == NULL)
12262306a36Sopenharmony_ci			printk(KERN_WARNING "Unable to map board registers\n");
12362306a36Sopenharmony_ci		of_node_put(regs);
12462306a36Sopenharmony_ci	}
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci#if defined(CONFIG_MMIO_NVRAM)
12762306a36Sopenharmony_ci	mmio_nvram_init();
12862306a36Sopenharmony_ci#endif
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci	printk(KERN_INFO "GE Intelligent Platforms IMP3A 3U cPCI SBC\n");
13162306a36Sopenharmony_ci}
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci/* Return the PCB revision */
13462306a36Sopenharmony_cistatic unsigned int ge_imp3a_get_pcb_rev(void)
13562306a36Sopenharmony_ci{
13662306a36Sopenharmony_ci	unsigned int reg;
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci	reg = ioread16(imp3a_regs);
13962306a36Sopenharmony_ci	return (reg >> 8) & 0xff;
14062306a36Sopenharmony_ci}
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci/* Return the board (software) revision */
14362306a36Sopenharmony_cistatic unsigned int ge_imp3a_get_board_rev(void)
14462306a36Sopenharmony_ci{
14562306a36Sopenharmony_ci	unsigned int reg;
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	reg = ioread16(imp3a_regs + 0x2);
14862306a36Sopenharmony_ci	return reg & 0xff;
14962306a36Sopenharmony_ci}
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci/* Return the FPGA revision */
15262306a36Sopenharmony_cistatic unsigned int ge_imp3a_get_fpga_rev(void)
15362306a36Sopenharmony_ci{
15462306a36Sopenharmony_ci	unsigned int reg;
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	reg = ioread16(imp3a_regs + 0x2);
15762306a36Sopenharmony_ci	return (reg >> 8) & 0xff;
15862306a36Sopenharmony_ci}
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci/* Return compactPCI Geographical Address */
16162306a36Sopenharmony_cistatic unsigned int ge_imp3a_get_cpci_geo_addr(void)
16262306a36Sopenharmony_ci{
16362306a36Sopenharmony_ci	unsigned int reg;
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	reg = ioread16(imp3a_regs + 0x6);
16662306a36Sopenharmony_ci	return (reg & 0x0f00) >> 8;
16762306a36Sopenharmony_ci}
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci/* Return compactPCI System Controller Status */
17062306a36Sopenharmony_cistatic unsigned int ge_imp3a_get_cpci_is_syscon(void)
17162306a36Sopenharmony_ci{
17262306a36Sopenharmony_ci	unsigned int reg;
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci	reg = ioread16(imp3a_regs + 0x6);
17562306a36Sopenharmony_ci	return reg & (1 << 12);
17662306a36Sopenharmony_ci}
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic void ge_imp3a_show_cpuinfo(struct seq_file *m)
17962306a36Sopenharmony_ci{
18062306a36Sopenharmony_ci	seq_printf(m, "Vendor\t\t: GE Intelligent Platforms\n");
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	seq_printf(m, "Revision\t: %u%c\n", ge_imp3a_get_pcb_rev(),
18362306a36Sopenharmony_ci		('A' + ge_imp3a_get_board_rev() - 1));
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	seq_printf(m, "FPGA Revision\t: %u\n", ge_imp3a_get_fpga_rev());
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	seq_printf(m, "cPCI geo. addr\t: %u\n", ge_imp3a_get_cpci_geo_addr());
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci	seq_printf(m, "cPCI syscon\t: %s\n",
19062306a36Sopenharmony_ci		ge_imp3a_get_cpci_is_syscon() ? "yes" : "no");
19162306a36Sopenharmony_ci}
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cimachine_arch_initcall(ge_imp3a, mpc85xx_common_publish_devices);
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_cidefine_machine(ge_imp3a) {
19662306a36Sopenharmony_ci	.name			= "GE_IMP3A",
19762306a36Sopenharmony_ci	.compatible		= "ge,IMP3A",
19862306a36Sopenharmony_ci	.setup_arch		= ge_imp3a_setup_arch,
19962306a36Sopenharmony_ci	.init_IRQ		= ge_imp3a_pic_init,
20062306a36Sopenharmony_ci	.show_cpuinfo		= ge_imp3a_show_cpuinfo,
20162306a36Sopenharmony_ci#ifdef CONFIG_PCI
20262306a36Sopenharmony_ci	.pcibios_fixup_bus	= fsl_pcibios_fixup_bus,
20362306a36Sopenharmony_ci	.pcibios_fixup_phb      = fsl_pcibios_fixup_phb,
20462306a36Sopenharmony_ci#endif
20562306a36Sopenharmony_ci	.get_irq		= mpic_get_irq,
20662306a36Sopenharmony_ci	.progress		= udbg_progress,
20762306a36Sopenharmony_ci};
208