162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * IBM/AMCC PPC4xx SoC setup code
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright 2008 DENX Software Engineering, Stefan Roese <sr@denx.de>
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * L2 cache routines cloned from arch/ppc/syslib/ibm440gx_common.c which is:
862306a36Sopenharmony_ci *   Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
962306a36Sopenharmony_ci *   Copyright (c) 2003 - 2006 Zultys Technologies
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <linux/stddef.h>
1362306a36Sopenharmony_ci#include <linux/kernel.h>
1462306a36Sopenharmony_ci#include <linux/init.h>
1562306a36Sopenharmony_ci#include <linux/errno.h>
1662306a36Sopenharmony_ci#include <linux/interrupt.h>
1762306a36Sopenharmony_ci#include <linux/irq.h>
1862306a36Sopenharmony_ci#include <linux/of.h>
1962306a36Sopenharmony_ci#include <linux/of_irq.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#include <asm/dcr.h>
2262306a36Sopenharmony_ci#include <asm/dcr-regs.h>
2362306a36Sopenharmony_ci#include <asm/reg.h>
2462306a36Sopenharmony_ci#include <asm/ppc4xx.h>
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_cistatic u32 dcrbase_l2c;
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci/*
2962306a36Sopenharmony_ci * L2-cache
3062306a36Sopenharmony_ci */
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci/* Issue L2C diagnostic command */
3362306a36Sopenharmony_cistatic inline u32 l2c_diag(u32 addr)
3462306a36Sopenharmony_ci{
3562306a36Sopenharmony_ci	mtdcr(dcrbase_l2c + DCRN_L2C0_ADDR, addr);
3662306a36Sopenharmony_ci	mtdcr(dcrbase_l2c + DCRN_L2C0_CMD, L2C_CMD_DIAG);
3762306a36Sopenharmony_ci	while (!(mfdcr(dcrbase_l2c + DCRN_L2C0_SR) & L2C_SR_CC))
3862306a36Sopenharmony_ci		;
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci	return mfdcr(dcrbase_l2c + DCRN_L2C0_DATA);
4162306a36Sopenharmony_ci}
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cistatic irqreturn_t l2c_error_handler(int irq, void *dev)
4462306a36Sopenharmony_ci{
4562306a36Sopenharmony_ci	u32 sr = mfdcr(dcrbase_l2c + DCRN_L2C0_SR);
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci	if (sr & L2C_SR_CPE) {
4862306a36Sopenharmony_ci		/* Read cache trapped address */
4962306a36Sopenharmony_ci		u32 addr = l2c_diag(0x42000000);
5062306a36Sopenharmony_ci		printk(KERN_EMERG "L2C: Cache Parity Error, addr[16:26] = 0x%08x\n",
5162306a36Sopenharmony_ci		       addr);
5262306a36Sopenharmony_ci	}
5362306a36Sopenharmony_ci	if (sr & L2C_SR_TPE) {
5462306a36Sopenharmony_ci		/* Read tag trapped address */
5562306a36Sopenharmony_ci		u32 addr = l2c_diag(0x82000000) >> 16;
5662306a36Sopenharmony_ci		printk(KERN_EMERG "L2C: Tag Parity Error, addr[16:26] = 0x%08x\n",
5762306a36Sopenharmony_ci		       addr);
5862306a36Sopenharmony_ci	}
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci	/* Clear parity errors */
6162306a36Sopenharmony_ci	if (sr & (L2C_SR_CPE | L2C_SR_TPE)){
6262306a36Sopenharmony_ci		mtdcr(dcrbase_l2c + DCRN_L2C0_ADDR, 0);
6362306a36Sopenharmony_ci		mtdcr(dcrbase_l2c + DCRN_L2C0_CMD, L2C_CMD_CCP | L2C_CMD_CTE);
6462306a36Sopenharmony_ci	} else {
6562306a36Sopenharmony_ci		printk(KERN_EMERG "L2C: LRU error\n");
6662306a36Sopenharmony_ci	}
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci	return IRQ_HANDLED;
6962306a36Sopenharmony_ci}
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_cistatic int __init ppc4xx_l2c_probe(void)
7262306a36Sopenharmony_ci{
7362306a36Sopenharmony_ci	struct device_node *np;
7462306a36Sopenharmony_ci	u32 r;
7562306a36Sopenharmony_ci	unsigned long flags;
7662306a36Sopenharmony_ci	int irq;
7762306a36Sopenharmony_ci	const u32 *dcrreg;
7862306a36Sopenharmony_ci	u32 dcrbase_isram;
7962306a36Sopenharmony_ci	int len;
8062306a36Sopenharmony_ci	const u32 *prop;
8162306a36Sopenharmony_ci	u32 l2_size;
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	np = of_find_compatible_node(NULL, NULL, "ibm,l2-cache");
8462306a36Sopenharmony_ci	if (!np)
8562306a36Sopenharmony_ci		return 0;
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	/* Get l2 cache size */
8862306a36Sopenharmony_ci	prop = of_get_property(np, "cache-size", NULL);
8962306a36Sopenharmony_ci	if (prop == NULL) {
9062306a36Sopenharmony_ci		printk(KERN_ERR "%pOF: Can't get cache-size!\n", np);
9162306a36Sopenharmony_ci		of_node_put(np);
9262306a36Sopenharmony_ci		return -ENODEV;
9362306a36Sopenharmony_ci	}
9462306a36Sopenharmony_ci	l2_size = prop[0];
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci	/* Map DCRs */
9762306a36Sopenharmony_ci	dcrreg = of_get_property(np, "dcr-reg", &len);
9862306a36Sopenharmony_ci	if (!dcrreg || (len != 4 * sizeof(u32))) {
9962306a36Sopenharmony_ci		printk(KERN_ERR "%pOF: Can't get DCR register base !", np);
10062306a36Sopenharmony_ci		of_node_put(np);
10162306a36Sopenharmony_ci		return -ENODEV;
10262306a36Sopenharmony_ci	}
10362306a36Sopenharmony_ci	dcrbase_isram = dcrreg[0];
10462306a36Sopenharmony_ci	dcrbase_l2c = dcrreg[2];
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci	/* Get and map irq number from device tree */
10762306a36Sopenharmony_ci	irq = irq_of_parse_and_map(np, 0);
10862306a36Sopenharmony_ci	if (!irq) {
10962306a36Sopenharmony_ci		printk(KERN_ERR "irq_of_parse_and_map failed\n");
11062306a36Sopenharmony_ci		of_node_put(np);
11162306a36Sopenharmony_ci		return -ENODEV;
11262306a36Sopenharmony_ci	}
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci	/* Install error handler */
11562306a36Sopenharmony_ci	if (request_irq(irq, l2c_error_handler, 0, "L2C", 0) < 0) {
11662306a36Sopenharmony_ci		printk(KERN_ERR "Cannot install L2C error handler"
11762306a36Sopenharmony_ci		       ", cache is not enabled\n");
11862306a36Sopenharmony_ci		of_node_put(np);
11962306a36Sopenharmony_ci		return -ENODEV;
12062306a36Sopenharmony_ci	}
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	local_irq_save(flags);
12362306a36Sopenharmony_ci	asm volatile ("sync" ::: "memory");
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci	/* Disable SRAM */
12662306a36Sopenharmony_ci	mtdcr(dcrbase_isram + DCRN_SRAM0_DPC,
12762306a36Sopenharmony_ci	      mfdcr(dcrbase_isram + DCRN_SRAM0_DPC) & ~SRAM_DPC_ENABLE);
12862306a36Sopenharmony_ci	mtdcr(dcrbase_isram + DCRN_SRAM0_SB0CR,
12962306a36Sopenharmony_ci	      mfdcr(dcrbase_isram + DCRN_SRAM0_SB0CR) & ~SRAM_SBCR_BU_MASK);
13062306a36Sopenharmony_ci	mtdcr(dcrbase_isram + DCRN_SRAM0_SB1CR,
13162306a36Sopenharmony_ci	      mfdcr(dcrbase_isram + DCRN_SRAM0_SB1CR) & ~SRAM_SBCR_BU_MASK);
13262306a36Sopenharmony_ci	mtdcr(dcrbase_isram + DCRN_SRAM0_SB2CR,
13362306a36Sopenharmony_ci	      mfdcr(dcrbase_isram + DCRN_SRAM0_SB2CR) & ~SRAM_SBCR_BU_MASK);
13462306a36Sopenharmony_ci	mtdcr(dcrbase_isram + DCRN_SRAM0_SB3CR,
13562306a36Sopenharmony_ci	      mfdcr(dcrbase_isram + DCRN_SRAM0_SB3CR) & ~SRAM_SBCR_BU_MASK);
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	/* Enable L2_MODE without ICU/DCU */
13862306a36Sopenharmony_ci	r = mfdcr(dcrbase_l2c + DCRN_L2C0_CFG) &
13962306a36Sopenharmony_ci		~(L2C_CFG_ICU | L2C_CFG_DCU | L2C_CFG_SS_MASK);
14062306a36Sopenharmony_ci	r |= L2C_CFG_L2M | L2C_CFG_SS_256;
14162306a36Sopenharmony_ci	mtdcr(dcrbase_l2c + DCRN_L2C0_CFG, r);
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci	mtdcr(dcrbase_l2c + DCRN_L2C0_ADDR, 0);
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci	/* Hardware Clear Command */
14662306a36Sopenharmony_ci	mtdcr(dcrbase_l2c + DCRN_L2C0_CMD, L2C_CMD_HCC);
14762306a36Sopenharmony_ci	while (!(mfdcr(dcrbase_l2c + DCRN_L2C0_SR) & L2C_SR_CC))
14862306a36Sopenharmony_ci		;
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci	/* Clear Cache Parity and Tag Errors */
15162306a36Sopenharmony_ci	mtdcr(dcrbase_l2c + DCRN_L2C0_CMD, L2C_CMD_CCP | L2C_CMD_CTE);
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci	/* Enable 64G snoop region starting at 0 */
15462306a36Sopenharmony_ci	r = mfdcr(dcrbase_l2c + DCRN_L2C0_SNP0) &
15562306a36Sopenharmony_ci		~(L2C_SNP_BA_MASK | L2C_SNP_SSR_MASK);
15662306a36Sopenharmony_ci	r |= L2C_SNP_SSR_32G | L2C_SNP_ESR;
15762306a36Sopenharmony_ci	mtdcr(dcrbase_l2c + DCRN_L2C0_SNP0, r);
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	r = mfdcr(dcrbase_l2c + DCRN_L2C0_SNP1) &
16062306a36Sopenharmony_ci		~(L2C_SNP_BA_MASK | L2C_SNP_SSR_MASK);
16162306a36Sopenharmony_ci	r |= 0x80000000 | L2C_SNP_SSR_32G | L2C_SNP_ESR;
16262306a36Sopenharmony_ci	mtdcr(dcrbase_l2c + DCRN_L2C0_SNP1, r);
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	asm volatile ("sync" ::: "memory");
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	/* Enable ICU/DCU ports */
16762306a36Sopenharmony_ci	r = mfdcr(dcrbase_l2c + DCRN_L2C0_CFG);
16862306a36Sopenharmony_ci	r &= ~(L2C_CFG_DCW_MASK | L2C_CFG_PMUX_MASK | L2C_CFG_PMIM
16962306a36Sopenharmony_ci	       | L2C_CFG_TPEI | L2C_CFG_CPEI | L2C_CFG_NAM | L2C_CFG_NBRM);
17062306a36Sopenharmony_ci	r |= L2C_CFG_ICU | L2C_CFG_DCU | L2C_CFG_TPC | L2C_CFG_CPC | L2C_CFG_FRAN
17162306a36Sopenharmony_ci		| L2C_CFG_CPIM | L2C_CFG_TPIM | L2C_CFG_LIM | L2C_CFG_SMCM;
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ci	/* Check for 460EX/GT special handling */
17462306a36Sopenharmony_ci	if (of_device_is_compatible(np, "ibm,l2-cache-460ex") ||
17562306a36Sopenharmony_ci	    of_device_is_compatible(np, "ibm,l2-cache-460gt"))
17662306a36Sopenharmony_ci		r |= L2C_CFG_RDBW;
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	mtdcr(dcrbase_l2c + DCRN_L2C0_CFG, r);
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	asm volatile ("sync; isync" ::: "memory");
18162306a36Sopenharmony_ci	local_irq_restore(flags);
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci	printk(KERN_INFO "%dk L2-cache enabled\n", l2_size >> 10);
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	of_node_put(np);
18662306a36Sopenharmony_ci	return 0;
18762306a36Sopenharmony_ci}
18862306a36Sopenharmony_ciarch_initcall(ppc4xx_l2c_probe);
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci/*
19162306a36Sopenharmony_ci * Apply a system reset. Alternatively a board specific value may be
19262306a36Sopenharmony_ci * provided via the "reset-type" property in the cpu node.
19362306a36Sopenharmony_ci */
19462306a36Sopenharmony_civoid ppc4xx_reset_system(char *cmd)
19562306a36Sopenharmony_ci{
19662306a36Sopenharmony_ci	struct device_node *np;
19762306a36Sopenharmony_ci	u32 reset_type = DBCR0_RST_SYSTEM;
19862306a36Sopenharmony_ci	const u32 *prop;
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	np = of_get_cpu_node(0, NULL);
20162306a36Sopenharmony_ci	if (np) {
20262306a36Sopenharmony_ci		prop = of_get_property(np, "reset-type", NULL);
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci		/*
20562306a36Sopenharmony_ci		 * Check if property exists and if it is in range:
20662306a36Sopenharmony_ci		 * 1 - PPC4xx core reset
20762306a36Sopenharmony_ci		 * 2 - PPC4xx chip reset
20862306a36Sopenharmony_ci		 * 3 - PPC4xx system reset (default)
20962306a36Sopenharmony_ci		 */
21062306a36Sopenharmony_ci		if ((prop) && ((prop[0] >= 1) && (prop[0] <= 3)))
21162306a36Sopenharmony_ci			reset_type = prop[0] << 28;
21262306a36Sopenharmony_ci	}
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) | reset_type);
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	while (1)
21762306a36Sopenharmony_ci		;	/* Just in case the reset doesn't work */
21862306a36Sopenharmony_ci}
219