162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Performance counter support for POWER5+/++ (not POWER5) processors.
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright 2009 Paul Mackerras, IBM Corporation.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci#include <linux/kernel.h>
862306a36Sopenharmony_ci#include <linux/perf_event.h>
962306a36Sopenharmony_ci#include <linux/string.h>
1062306a36Sopenharmony_ci#include <asm/reg.h>
1162306a36Sopenharmony_ci#include <asm/cputable.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include "internal.h"
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci/*
1662306a36Sopenharmony_ci * Bits in event code for POWER5+ (POWER5 GS) and POWER5++ (POWER5 GS DD3)
1762306a36Sopenharmony_ci */
1862306a36Sopenharmony_ci#define PM_PMC_SH	20	/* PMC number (1-based) for direct events */
1962306a36Sopenharmony_ci#define PM_PMC_MSK	0xf
2062306a36Sopenharmony_ci#define PM_PMC_MSKS	(PM_PMC_MSK << PM_PMC_SH)
2162306a36Sopenharmony_ci#define PM_UNIT_SH	16	/* TTMMUX number and setting - unit select */
2262306a36Sopenharmony_ci#define PM_UNIT_MSK	0xf
2362306a36Sopenharmony_ci#define PM_BYTE_SH	12	/* Byte number of event bus to use */
2462306a36Sopenharmony_ci#define PM_BYTE_MSK	7
2562306a36Sopenharmony_ci#define PM_GRS_SH	8	/* Storage subsystem mux select */
2662306a36Sopenharmony_ci#define PM_GRS_MSK	7
2762306a36Sopenharmony_ci#define PM_BUSEVENT_MSK	0x80	/* Set if event uses event bus */
2862306a36Sopenharmony_ci#define PM_PMCSEL_MSK	0x7f
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci/* Values in PM_UNIT field */
3162306a36Sopenharmony_ci#define PM_FPU		0
3262306a36Sopenharmony_ci#define PM_ISU0		1
3362306a36Sopenharmony_ci#define PM_IFU		2
3462306a36Sopenharmony_ci#define PM_ISU1		3
3562306a36Sopenharmony_ci#define PM_IDU		4
3662306a36Sopenharmony_ci#define PM_ISU0_ALT	6
3762306a36Sopenharmony_ci#define PM_GRS		7
3862306a36Sopenharmony_ci#define PM_LSU0		8
3962306a36Sopenharmony_ci#define PM_LSU1		0xc
4062306a36Sopenharmony_ci#define PM_LASTUNIT	0xc
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci/*
4362306a36Sopenharmony_ci * Bits in MMCR1 for POWER5+
4462306a36Sopenharmony_ci */
4562306a36Sopenharmony_ci#define MMCR1_TTM0SEL_SH	62
4662306a36Sopenharmony_ci#define MMCR1_TTM1SEL_SH	60
4762306a36Sopenharmony_ci#define MMCR1_TTM2SEL_SH	58
4862306a36Sopenharmony_ci#define MMCR1_TTM3SEL_SH	56
4962306a36Sopenharmony_ci#define MMCR1_TTMSEL_MSK	3
5062306a36Sopenharmony_ci#define MMCR1_TD_CP_DBG0SEL_SH	54
5162306a36Sopenharmony_ci#define MMCR1_TD_CP_DBG1SEL_SH	52
5262306a36Sopenharmony_ci#define MMCR1_TD_CP_DBG2SEL_SH	50
5362306a36Sopenharmony_ci#define MMCR1_TD_CP_DBG3SEL_SH	48
5462306a36Sopenharmony_ci#define MMCR1_GRS_L2SEL_SH	46
5562306a36Sopenharmony_ci#define MMCR1_GRS_L2SEL_MSK	3
5662306a36Sopenharmony_ci#define MMCR1_GRS_L3SEL_SH	44
5762306a36Sopenharmony_ci#define MMCR1_GRS_L3SEL_MSK	3
5862306a36Sopenharmony_ci#define MMCR1_GRS_MCSEL_SH	41
5962306a36Sopenharmony_ci#define MMCR1_GRS_MCSEL_MSK	7
6062306a36Sopenharmony_ci#define MMCR1_GRS_FABSEL_SH	39
6162306a36Sopenharmony_ci#define MMCR1_GRS_FABSEL_MSK	3
6262306a36Sopenharmony_ci#define MMCR1_PMC1_ADDER_SEL_SH	35
6362306a36Sopenharmony_ci#define MMCR1_PMC2_ADDER_SEL_SH	34
6462306a36Sopenharmony_ci#define MMCR1_PMC3_ADDER_SEL_SH	33
6562306a36Sopenharmony_ci#define MMCR1_PMC4_ADDER_SEL_SH	32
6662306a36Sopenharmony_ci#define MMCR1_PMC1SEL_SH	25
6762306a36Sopenharmony_ci#define MMCR1_PMC2SEL_SH	17
6862306a36Sopenharmony_ci#define MMCR1_PMC3SEL_SH	9
6962306a36Sopenharmony_ci#define MMCR1_PMC4SEL_SH	1
7062306a36Sopenharmony_ci#define MMCR1_PMCSEL_SH(n)	(MMCR1_PMC1SEL_SH - (n) * 8)
7162306a36Sopenharmony_ci#define MMCR1_PMCSEL_MSK	0x7f
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci/*
7462306a36Sopenharmony_ci * Layout of constraint bits:
7562306a36Sopenharmony_ci * 6666555555555544444444443333333333222222222211111111110000000000
7662306a36Sopenharmony_ci * 3210987654321098765432109876543210987654321098765432109876543210
7762306a36Sopenharmony_ci *             [  ><><>< ><> <><>[  >  <  ><  ><  ><  ><><><><><><>
7862306a36Sopenharmony_ci *             NC  G0G1G2 G3 T0T1 UC    B0  B1  B2  B3 P6P5P4P3P2P1
7962306a36Sopenharmony_ci *
8062306a36Sopenharmony_ci * NC - number of counters
8162306a36Sopenharmony_ci *     51: NC error 0x0008_0000_0000_0000
8262306a36Sopenharmony_ci *     48-50: number of events needing PMC1-4 0x0007_0000_0000_0000
8362306a36Sopenharmony_ci *
8462306a36Sopenharmony_ci * G0..G3 - GRS mux constraints
8562306a36Sopenharmony_ci *     46-47: GRS_L2SEL value
8662306a36Sopenharmony_ci *     44-45: GRS_L3SEL value
8762306a36Sopenharmony_ci *     41-44: GRS_MCSEL value
8862306a36Sopenharmony_ci *     39-40: GRS_FABSEL value
8962306a36Sopenharmony_ci *	Note that these match up with their bit positions in MMCR1
9062306a36Sopenharmony_ci *
9162306a36Sopenharmony_ci * T0 - TTM0 constraint
9262306a36Sopenharmony_ci *     36-37: TTM0SEL value (0=FPU, 2=IFU, 3=ISU1) 0x30_0000_0000
9362306a36Sopenharmony_ci *
9462306a36Sopenharmony_ci * T1 - TTM1 constraint
9562306a36Sopenharmony_ci *     34-35: TTM1SEL value (0=IDU, 3=GRS) 0x0c_0000_0000
9662306a36Sopenharmony_ci *
9762306a36Sopenharmony_ci * UC - unit constraint: can't have all three of FPU|IFU|ISU1, ISU0, IDU|GRS
9862306a36Sopenharmony_ci *     33: UC3 error 0x02_0000_0000
9962306a36Sopenharmony_ci *     32: FPU|IFU|ISU1 events needed 0x01_0000_0000
10062306a36Sopenharmony_ci *     31: ISU0 events needed 0x01_8000_0000
10162306a36Sopenharmony_ci *     30: IDU|GRS events needed 0x00_4000_0000
10262306a36Sopenharmony_ci *
10362306a36Sopenharmony_ci * B0
10462306a36Sopenharmony_ci *     24-27: Byte 0 event source 0x0f00_0000
10562306a36Sopenharmony_ci *	      Encoding as for the event code
10662306a36Sopenharmony_ci *
10762306a36Sopenharmony_ci * B1, B2, B3
10862306a36Sopenharmony_ci *     20-23, 16-19, 12-15: Byte 1, 2, 3 event sources
10962306a36Sopenharmony_ci *
11062306a36Sopenharmony_ci * P6
11162306a36Sopenharmony_ci *     11: P6 error 0x800
11262306a36Sopenharmony_ci *     10-11: Count of events needing PMC6
11362306a36Sopenharmony_ci *
11462306a36Sopenharmony_ci * P1..P5
11562306a36Sopenharmony_ci *     0-9: Count of events needing PMC1..PMC5
11662306a36Sopenharmony_ci */
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_cistatic const int grsel_shift[8] = {
11962306a36Sopenharmony_ci	MMCR1_GRS_L2SEL_SH, MMCR1_GRS_L2SEL_SH, MMCR1_GRS_L2SEL_SH,
12062306a36Sopenharmony_ci	MMCR1_GRS_L3SEL_SH, MMCR1_GRS_L3SEL_SH, MMCR1_GRS_L3SEL_SH,
12162306a36Sopenharmony_ci	MMCR1_GRS_MCSEL_SH, MMCR1_GRS_FABSEL_SH
12262306a36Sopenharmony_ci};
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci/* Masks and values for using events from the various units */
12562306a36Sopenharmony_cistatic unsigned long unit_cons[PM_LASTUNIT+1][2] = {
12662306a36Sopenharmony_ci	[PM_FPU] =   { 0x3200000000ul, 0x0100000000ul },
12762306a36Sopenharmony_ci	[PM_ISU0] =  { 0x0200000000ul, 0x0080000000ul },
12862306a36Sopenharmony_ci	[PM_ISU1] =  { 0x3200000000ul, 0x3100000000ul },
12962306a36Sopenharmony_ci	[PM_IFU] =   { 0x3200000000ul, 0x2100000000ul },
13062306a36Sopenharmony_ci	[PM_IDU] =   { 0x0e00000000ul, 0x0040000000ul },
13162306a36Sopenharmony_ci	[PM_GRS] =   { 0x0e00000000ul, 0x0c40000000ul },
13262306a36Sopenharmony_ci};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic int power5p_get_constraint(u64 event, unsigned long *maskp,
13562306a36Sopenharmony_ci				  unsigned long *valp, u64 event_config1 __maybe_unused)
13662306a36Sopenharmony_ci{
13762306a36Sopenharmony_ci	int pmc, byte, unit, sh;
13862306a36Sopenharmony_ci	int bit, fmask;
13962306a36Sopenharmony_ci	unsigned long mask = 0, value = 0;
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
14262306a36Sopenharmony_ci	if (pmc) {
14362306a36Sopenharmony_ci		if (pmc > 6)
14462306a36Sopenharmony_ci			return -1;
14562306a36Sopenharmony_ci		sh = (pmc - 1) * 2;
14662306a36Sopenharmony_ci		mask |= 2 << sh;
14762306a36Sopenharmony_ci		value |= 1 << sh;
14862306a36Sopenharmony_ci		if (pmc >= 5 && !(event == 0x500009 || event == 0x600005))
14962306a36Sopenharmony_ci			return -1;
15062306a36Sopenharmony_ci	}
15162306a36Sopenharmony_ci	if (event & PM_BUSEVENT_MSK) {
15262306a36Sopenharmony_ci		unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
15362306a36Sopenharmony_ci		if (unit > PM_LASTUNIT)
15462306a36Sopenharmony_ci			return -1;
15562306a36Sopenharmony_ci		if (unit == PM_ISU0_ALT)
15662306a36Sopenharmony_ci			unit = PM_ISU0;
15762306a36Sopenharmony_ci		mask |= unit_cons[unit][0];
15862306a36Sopenharmony_ci		value |= unit_cons[unit][1];
15962306a36Sopenharmony_ci		byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
16062306a36Sopenharmony_ci		if (byte >= 4) {
16162306a36Sopenharmony_ci			if (unit != PM_LSU1)
16262306a36Sopenharmony_ci				return -1;
16362306a36Sopenharmony_ci			/* Map LSU1 low word (bytes 4-7) to unit LSU1+1 */
16462306a36Sopenharmony_ci			++unit;
16562306a36Sopenharmony_ci			byte &= 3;
16662306a36Sopenharmony_ci		}
16762306a36Sopenharmony_ci		if (unit == PM_GRS) {
16862306a36Sopenharmony_ci			bit = event & 7;
16962306a36Sopenharmony_ci			fmask = (bit == 6)? 7: 3;
17062306a36Sopenharmony_ci			sh = grsel_shift[bit];
17162306a36Sopenharmony_ci			mask |= (unsigned long)fmask << sh;
17262306a36Sopenharmony_ci			value |= (unsigned long)((event >> PM_GRS_SH) & fmask)
17362306a36Sopenharmony_ci				<< sh;
17462306a36Sopenharmony_ci		}
17562306a36Sopenharmony_ci		/* Set byte lane select field */
17662306a36Sopenharmony_ci		mask  |= 0xfUL << (24 - 4 * byte);
17762306a36Sopenharmony_ci		value |= (unsigned long)unit << (24 - 4 * byte);
17862306a36Sopenharmony_ci	}
17962306a36Sopenharmony_ci	if (pmc < 5) {
18062306a36Sopenharmony_ci		/* need a counter from PMC1-4 set */
18162306a36Sopenharmony_ci		mask  |= 0x8000000000000ul;
18262306a36Sopenharmony_ci		value |= 0x1000000000000ul;
18362306a36Sopenharmony_ci	}
18462306a36Sopenharmony_ci	*maskp = mask;
18562306a36Sopenharmony_ci	*valp = value;
18662306a36Sopenharmony_ci	return 0;
18762306a36Sopenharmony_ci}
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_cistatic int power5p_limited_pmc_event(u64 event)
19062306a36Sopenharmony_ci{
19162306a36Sopenharmony_ci	int pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	return pmc == 5 || pmc == 6;
19462306a36Sopenharmony_ci}
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci#define MAX_ALT	3	/* at most 3 alternatives for any event */
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistatic const unsigned int event_alternatives[][MAX_ALT] = {
19962306a36Sopenharmony_ci	{ 0x100c0,  0x40001f },			/* PM_GCT_FULL_CYC */
20062306a36Sopenharmony_ci	{ 0x120e4,  0x400002 },			/* PM_GRP_DISP_REJECT */
20162306a36Sopenharmony_ci	{ 0x230e2,  0x323087 },			/* PM_BR_PRED_CR */
20262306a36Sopenharmony_ci	{ 0x230e3,  0x223087, 0x3230a0 },	/* PM_BR_PRED_TA */
20362306a36Sopenharmony_ci	{ 0x410c7,  0x441084 },			/* PM_THRD_L2MISS_BOTH_CYC */
20462306a36Sopenharmony_ci	{ 0x800c4,  0xc20e0 },			/* PM_DTLB_MISS */
20562306a36Sopenharmony_ci	{ 0xc50c6,  0xc60e0 },			/* PM_MRK_DTLB_MISS */
20662306a36Sopenharmony_ci	{ 0x100005, 0x600005 },			/* PM_RUN_CYC */
20762306a36Sopenharmony_ci	{ 0x100009, 0x200009 },			/* PM_INST_CMPL */
20862306a36Sopenharmony_ci	{ 0x200015, 0x300015 },			/* PM_LSU_LMQ_SRQ_EMPTY_CYC */
20962306a36Sopenharmony_ci	{ 0x300009, 0x400009 },			/* PM_INST_DISP */
21062306a36Sopenharmony_ci};
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci/*
21362306a36Sopenharmony_ci * Scan the alternatives table for a match and return the
21462306a36Sopenharmony_ci * index into the alternatives table if found, else -1.
21562306a36Sopenharmony_ci */
21662306a36Sopenharmony_cistatic int find_alternative(unsigned int event)
21762306a36Sopenharmony_ci{
21862306a36Sopenharmony_ci	int i, j;
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(event_alternatives); ++i) {
22162306a36Sopenharmony_ci		if (event < event_alternatives[i][0])
22262306a36Sopenharmony_ci			break;
22362306a36Sopenharmony_ci		for (j = 0; j < MAX_ALT && event_alternatives[i][j]; ++j)
22462306a36Sopenharmony_ci			if (event == event_alternatives[i][j])
22562306a36Sopenharmony_ci				return i;
22662306a36Sopenharmony_ci	}
22762306a36Sopenharmony_ci	return -1;
22862306a36Sopenharmony_ci}
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic const unsigned char bytedecode_alternatives[4][4] = {
23162306a36Sopenharmony_ci	/* PMC 1 */	{ 0x21, 0x23, 0x25, 0x27 },
23262306a36Sopenharmony_ci	/* PMC 2 */	{ 0x07, 0x17, 0x0e, 0x1e },
23362306a36Sopenharmony_ci	/* PMC 3 */	{ 0x20, 0x22, 0x24, 0x26 },
23462306a36Sopenharmony_ci	/* PMC 4 */	{ 0x07, 0x17, 0x0e, 0x1e }
23562306a36Sopenharmony_ci};
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci/*
23862306a36Sopenharmony_ci * Some direct events for decodes of event bus byte 3 have alternative
23962306a36Sopenharmony_ci * PMCSEL values on other counters.  This returns the alternative
24062306a36Sopenharmony_ci * event code for those that do, or -1 otherwise.  This also handles
24162306a36Sopenharmony_ci * alternative PCMSEL values for add events.
24262306a36Sopenharmony_ci */
24362306a36Sopenharmony_cistatic s64 find_alternative_bdecode(u64 event)
24462306a36Sopenharmony_ci{
24562306a36Sopenharmony_ci	int pmc, altpmc, pp, j;
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
24862306a36Sopenharmony_ci	if (pmc == 0 || pmc > 4)
24962306a36Sopenharmony_ci		return -1;
25062306a36Sopenharmony_ci	altpmc = 5 - pmc;	/* 1 <-> 4, 2 <-> 3 */
25162306a36Sopenharmony_ci	pp = event & PM_PMCSEL_MSK;
25262306a36Sopenharmony_ci	for (j = 0; j < 4; ++j) {
25362306a36Sopenharmony_ci		if (bytedecode_alternatives[pmc - 1][j] == pp) {
25462306a36Sopenharmony_ci			return (event & ~(PM_PMC_MSKS | PM_PMCSEL_MSK)) |
25562306a36Sopenharmony_ci				(altpmc << PM_PMC_SH) |
25662306a36Sopenharmony_ci				bytedecode_alternatives[altpmc - 1][j];
25762306a36Sopenharmony_ci		}
25862306a36Sopenharmony_ci	}
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci	/* new decode alternatives for power5+ */
26162306a36Sopenharmony_ci	if (pmc == 1 && (pp == 0x0d || pp == 0x0e))
26262306a36Sopenharmony_ci		return event + (2 << PM_PMC_SH) + (0x2e - 0x0d);
26362306a36Sopenharmony_ci	if (pmc == 3 && (pp == 0x2e || pp == 0x2f))
26462306a36Sopenharmony_ci		return event - (2 << PM_PMC_SH) - (0x2e - 0x0d);
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci	/* alternative add event encodings */
26762306a36Sopenharmony_ci	if (pp == 0x10 || pp == 0x28)
26862306a36Sopenharmony_ci		return ((event ^ (0x10 ^ 0x28)) & ~PM_PMC_MSKS) |
26962306a36Sopenharmony_ci			(altpmc << PM_PMC_SH);
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	return -1;
27262306a36Sopenharmony_ci}
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_cistatic int power5p_get_alternatives(u64 event, unsigned int flags, u64 alt[])
27562306a36Sopenharmony_ci{
27662306a36Sopenharmony_ci	int i, j, nalt = 1;
27762306a36Sopenharmony_ci	int nlim;
27862306a36Sopenharmony_ci	s64 ae;
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	alt[0] = event;
28162306a36Sopenharmony_ci	nalt = 1;
28262306a36Sopenharmony_ci	nlim = power5p_limited_pmc_event(event);
28362306a36Sopenharmony_ci	i = find_alternative(event);
28462306a36Sopenharmony_ci	if (i >= 0) {
28562306a36Sopenharmony_ci		for (j = 0; j < MAX_ALT; ++j) {
28662306a36Sopenharmony_ci			ae = event_alternatives[i][j];
28762306a36Sopenharmony_ci			if (ae && ae != event)
28862306a36Sopenharmony_ci				alt[nalt++] = ae;
28962306a36Sopenharmony_ci			nlim += power5p_limited_pmc_event(ae);
29062306a36Sopenharmony_ci		}
29162306a36Sopenharmony_ci	} else {
29262306a36Sopenharmony_ci		ae = find_alternative_bdecode(event);
29362306a36Sopenharmony_ci		if (ae > 0)
29462306a36Sopenharmony_ci			alt[nalt++] = ae;
29562306a36Sopenharmony_ci	}
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	if (flags & PPMU_ONLY_COUNT_RUN) {
29862306a36Sopenharmony_ci		/*
29962306a36Sopenharmony_ci		 * We're only counting in RUN state,
30062306a36Sopenharmony_ci		 * so PM_CYC is equivalent to PM_RUN_CYC
30162306a36Sopenharmony_ci		 * and PM_INST_CMPL === PM_RUN_INST_CMPL.
30262306a36Sopenharmony_ci		 * This doesn't include alternatives that don't provide
30362306a36Sopenharmony_ci		 * any extra flexibility in assigning PMCs (e.g.
30462306a36Sopenharmony_ci		 * 0x100005 for PM_RUN_CYC vs. 0xf for PM_CYC).
30562306a36Sopenharmony_ci		 * Note that even with these additional alternatives
30662306a36Sopenharmony_ci		 * we never end up with more than 3 alternatives for any event.
30762306a36Sopenharmony_ci		 */
30862306a36Sopenharmony_ci		j = nalt;
30962306a36Sopenharmony_ci		for (i = 0; i < nalt; ++i) {
31062306a36Sopenharmony_ci			switch (alt[i]) {
31162306a36Sopenharmony_ci			case 0xf:	/* PM_CYC */
31262306a36Sopenharmony_ci				alt[j++] = 0x600005;	/* PM_RUN_CYC */
31362306a36Sopenharmony_ci				++nlim;
31462306a36Sopenharmony_ci				break;
31562306a36Sopenharmony_ci			case 0x600005:	/* PM_RUN_CYC */
31662306a36Sopenharmony_ci				alt[j++] = 0xf;
31762306a36Sopenharmony_ci				break;
31862306a36Sopenharmony_ci			case 0x100009:	/* PM_INST_CMPL */
31962306a36Sopenharmony_ci				alt[j++] = 0x500009;	/* PM_RUN_INST_CMPL */
32062306a36Sopenharmony_ci				++nlim;
32162306a36Sopenharmony_ci				break;
32262306a36Sopenharmony_ci			case 0x500009:	/* PM_RUN_INST_CMPL */
32362306a36Sopenharmony_ci				alt[j++] = 0x100009;	/* PM_INST_CMPL */
32462306a36Sopenharmony_ci				alt[j++] = 0x200009;
32562306a36Sopenharmony_ci				break;
32662306a36Sopenharmony_ci			}
32762306a36Sopenharmony_ci		}
32862306a36Sopenharmony_ci		nalt = j;
32962306a36Sopenharmony_ci	}
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci	if (!(flags & PPMU_LIMITED_PMC_OK) && nlim) {
33262306a36Sopenharmony_ci		/* remove the limited PMC events */
33362306a36Sopenharmony_ci		j = 0;
33462306a36Sopenharmony_ci		for (i = 0; i < nalt; ++i) {
33562306a36Sopenharmony_ci			if (!power5p_limited_pmc_event(alt[i])) {
33662306a36Sopenharmony_ci				alt[j] = alt[i];
33762306a36Sopenharmony_ci				++j;
33862306a36Sopenharmony_ci			}
33962306a36Sopenharmony_ci		}
34062306a36Sopenharmony_ci		nalt = j;
34162306a36Sopenharmony_ci	} else if ((flags & PPMU_LIMITED_PMC_REQD) && nlim < nalt) {
34262306a36Sopenharmony_ci		/* remove all but the limited PMC events */
34362306a36Sopenharmony_ci		j = 0;
34462306a36Sopenharmony_ci		for (i = 0; i < nalt; ++i) {
34562306a36Sopenharmony_ci			if (power5p_limited_pmc_event(alt[i])) {
34662306a36Sopenharmony_ci				alt[j] = alt[i];
34762306a36Sopenharmony_ci				++j;
34862306a36Sopenharmony_ci			}
34962306a36Sopenharmony_ci		}
35062306a36Sopenharmony_ci		nalt = j;
35162306a36Sopenharmony_ci	}
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci	return nalt;
35462306a36Sopenharmony_ci}
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_ci/*
35762306a36Sopenharmony_ci * Map of which direct events on which PMCs are marked instruction events.
35862306a36Sopenharmony_ci * Indexed by PMCSEL value, bit i (LE) set if PMC i is a marked event.
35962306a36Sopenharmony_ci * Bit 0 is set if it is marked for all PMCs.
36062306a36Sopenharmony_ci * The 0x80 bit indicates a byte decode PMCSEL value.
36162306a36Sopenharmony_ci */
36262306a36Sopenharmony_cistatic unsigned char direct_event_is_marked[0x28] = {
36362306a36Sopenharmony_ci	0,	/* 00 */
36462306a36Sopenharmony_ci	0x1f,	/* 01 PM_IOPS_CMPL */
36562306a36Sopenharmony_ci	0x2,	/* 02 PM_MRK_GRP_DISP */
36662306a36Sopenharmony_ci	0xe,	/* 03 PM_MRK_ST_CMPL, PM_MRK_ST_GPS, PM_MRK_ST_CMPL_INT */
36762306a36Sopenharmony_ci	0,	/* 04 */
36862306a36Sopenharmony_ci	0x1c,	/* 05 PM_MRK_BRU_FIN, PM_MRK_INST_FIN, PM_MRK_CRU_FIN */
36962306a36Sopenharmony_ci	0x80,	/* 06 */
37062306a36Sopenharmony_ci	0x80,	/* 07 */
37162306a36Sopenharmony_ci	0, 0, 0,/* 08 - 0a */
37262306a36Sopenharmony_ci	0x18,	/* 0b PM_THRESH_TIMEO, PM_MRK_GRP_TIMEO */
37362306a36Sopenharmony_ci	0,	/* 0c */
37462306a36Sopenharmony_ci	0x80,	/* 0d */
37562306a36Sopenharmony_ci	0x80,	/* 0e */
37662306a36Sopenharmony_ci	0,	/* 0f */
37762306a36Sopenharmony_ci	0,	/* 10 */
37862306a36Sopenharmony_ci	0x14,	/* 11 PM_MRK_GRP_BR_REDIR, PM_MRK_GRP_IC_MISS */
37962306a36Sopenharmony_ci	0,	/* 12 */
38062306a36Sopenharmony_ci	0x10,	/* 13 PM_MRK_GRP_CMPL */
38162306a36Sopenharmony_ci	0x1f,	/* 14 PM_GRP_MRK, PM_MRK_{FXU,FPU,LSU}_FIN */
38262306a36Sopenharmony_ci	0x2,	/* 15 PM_MRK_GRP_ISSUED */
38362306a36Sopenharmony_ci	0x80,	/* 16 */
38462306a36Sopenharmony_ci	0x80,	/* 17 */
38562306a36Sopenharmony_ci	0, 0, 0, 0, 0,
38662306a36Sopenharmony_ci	0x80,	/* 1d */
38762306a36Sopenharmony_ci	0x80,	/* 1e */
38862306a36Sopenharmony_ci	0,	/* 1f */
38962306a36Sopenharmony_ci	0x80,	/* 20 */
39062306a36Sopenharmony_ci	0x80,	/* 21 */
39162306a36Sopenharmony_ci	0x80,	/* 22 */
39262306a36Sopenharmony_ci	0x80,	/* 23 */
39362306a36Sopenharmony_ci	0x80,	/* 24 */
39462306a36Sopenharmony_ci	0x80,	/* 25 */
39562306a36Sopenharmony_ci	0x80,	/* 26 */
39662306a36Sopenharmony_ci	0x80,	/* 27 */
39762306a36Sopenharmony_ci};
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_ci/*
40062306a36Sopenharmony_ci * Returns 1 if event counts things relating to marked instructions
40162306a36Sopenharmony_ci * and thus needs the MMCRA_SAMPLE_ENABLE bit set, or 0 if not.
40262306a36Sopenharmony_ci */
40362306a36Sopenharmony_cistatic int power5p_marked_instr_event(u64 event)
40462306a36Sopenharmony_ci{
40562306a36Sopenharmony_ci	int pmc, psel;
40662306a36Sopenharmony_ci	int bit, byte, unit;
40762306a36Sopenharmony_ci	u32 mask;
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci	pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
41062306a36Sopenharmony_ci	psel = event & PM_PMCSEL_MSK;
41162306a36Sopenharmony_ci	if (pmc >= 5)
41262306a36Sopenharmony_ci		return 0;
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_ci	bit = -1;
41562306a36Sopenharmony_ci	if (psel < sizeof(direct_event_is_marked)) {
41662306a36Sopenharmony_ci		if (direct_event_is_marked[psel] & (1 << pmc))
41762306a36Sopenharmony_ci			return 1;
41862306a36Sopenharmony_ci		if (direct_event_is_marked[psel] & 0x80)
41962306a36Sopenharmony_ci			bit = 4;
42062306a36Sopenharmony_ci		else if (psel == 0x08)
42162306a36Sopenharmony_ci			bit = pmc - 1;
42262306a36Sopenharmony_ci		else if (psel == 0x10)
42362306a36Sopenharmony_ci			bit = 4 - pmc;
42462306a36Sopenharmony_ci		else if (psel == 0x1b && (pmc == 1 || pmc == 3))
42562306a36Sopenharmony_ci			bit = 4;
42662306a36Sopenharmony_ci	} else if ((psel & 0x48) == 0x40) {
42762306a36Sopenharmony_ci		bit = psel & 7;
42862306a36Sopenharmony_ci	} else if (psel == 0x28) {
42962306a36Sopenharmony_ci		bit = pmc - 1;
43062306a36Sopenharmony_ci	} else if (pmc == 3 && (psel == 0x2e || psel == 0x2f)) {
43162306a36Sopenharmony_ci		bit = 4;
43262306a36Sopenharmony_ci	}
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_ci	if (!(event & PM_BUSEVENT_MSK) || bit == -1)
43562306a36Sopenharmony_ci		return 0;
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_ci	byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
43862306a36Sopenharmony_ci	unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
43962306a36Sopenharmony_ci	if (unit == PM_LSU0) {
44062306a36Sopenharmony_ci		/* byte 1 bits 0-7, byte 2 bits 0,2-4,6 */
44162306a36Sopenharmony_ci		mask = 0x5dff00;
44262306a36Sopenharmony_ci	} else if (unit == PM_LSU1 && byte >= 4) {
44362306a36Sopenharmony_ci		byte -= 4;
44462306a36Sopenharmony_ci		/* byte 5 bits 6-7, byte 6 bits 0,4, byte 7 bits 0-4,6 */
44562306a36Sopenharmony_ci		mask = 0x5f11c000;
44662306a36Sopenharmony_ci	} else
44762306a36Sopenharmony_ci		return 0;
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_ci	return (mask >> (byte * 8 + bit)) & 1;
45062306a36Sopenharmony_ci}
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_cistatic int power5p_compute_mmcr(u64 event[], int n_ev,
45362306a36Sopenharmony_ci				unsigned int hwc[], struct mmcr_regs *mmcr,
45462306a36Sopenharmony_ci				struct perf_event *pevents[],
45562306a36Sopenharmony_ci				u32 flags __maybe_unused)
45662306a36Sopenharmony_ci{
45762306a36Sopenharmony_ci	unsigned long mmcr1 = 0;
45862306a36Sopenharmony_ci	unsigned long mmcra = 0;
45962306a36Sopenharmony_ci	unsigned int pmc, unit, byte, psel;
46062306a36Sopenharmony_ci	unsigned int ttm;
46162306a36Sopenharmony_ci	int i, isbus, bit, grsel;
46262306a36Sopenharmony_ci	unsigned int pmc_inuse = 0;
46362306a36Sopenharmony_ci	unsigned char busbyte[4];
46462306a36Sopenharmony_ci	unsigned char unituse[16];
46562306a36Sopenharmony_ci	int ttmuse;
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_ci	if (n_ev > 6)
46862306a36Sopenharmony_ci		return -1;
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_ci	/* First pass to count resource use */
47162306a36Sopenharmony_ci	memset(busbyte, 0, sizeof(busbyte));
47262306a36Sopenharmony_ci	memset(unituse, 0, sizeof(unituse));
47362306a36Sopenharmony_ci	for (i = 0; i < n_ev; ++i) {
47462306a36Sopenharmony_ci		pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
47562306a36Sopenharmony_ci		if (pmc) {
47662306a36Sopenharmony_ci			if (pmc > 6)
47762306a36Sopenharmony_ci				return -1;
47862306a36Sopenharmony_ci			if (pmc_inuse & (1 << (pmc - 1)))
47962306a36Sopenharmony_ci				return -1;
48062306a36Sopenharmony_ci			pmc_inuse |= 1 << (pmc - 1);
48162306a36Sopenharmony_ci		}
48262306a36Sopenharmony_ci		if (event[i] & PM_BUSEVENT_MSK) {
48362306a36Sopenharmony_ci			unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
48462306a36Sopenharmony_ci			byte = (event[i] >> PM_BYTE_SH) & PM_BYTE_MSK;
48562306a36Sopenharmony_ci			if (unit > PM_LASTUNIT)
48662306a36Sopenharmony_ci				return -1;
48762306a36Sopenharmony_ci			if (unit == PM_ISU0_ALT)
48862306a36Sopenharmony_ci				unit = PM_ISU0;
48962306a36Sopenharmony_ci			if (byte >= 4) {
49062306a36Sopenharmony_ci				if (unit != PM_LSU1)
49162306a36Sopenharmony_ci					return -1;
49262306a36Sopenharmony_ci				++unit;
49362306a36Sopenharmony_ci				byte &= 3;
49462306a36Sopenharmony_ci			}
49562306a36Sopenharmony_ci			if (busbyte[byte] && busbyte[byte] != unit)
49662306a36Sopenharmony_ci				return -1;
49762306a36Sopenharmony_ci			busbyte[byte] = unit;
49862306a36Sopenharmony_ci			unituse[unit] = 1;
49962306a36Sopenharmony_ci		}
50062306a36Sopenharmony_ci	}
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_ci	/*
50362306a36Sopenharmony_ci	 * Assign resources and set multiplexer selects.
50462306a36Sopenharmony_ci	 *
50562306a36Sopenharmony_ci	 * PM_ISU0 can go either on TTM0 or TTM1, but that's the only
50662306a36Sopenharmony_ci	 * choice we have to deal with.
50762306a36Sopenharmony_ci	 */
50862306a36Sopenharmony_ci	if (unituse[PM_ISU0] &
50962306a36Sopenharmony_ci	    (unituse[PM_FPU] | unituse[PM_IFU] | unituse[PM_ISU1])) {
51062306a36Sopenharmony_ci		unituse[PM_ISU0_ALT] = 1;	/* move ISU to TTM1 */
51162306a36Sopenharmony_ci		unituse[PM_ISU0] = 0;
51262306a36Sopenharmony_ci	}
51362306a36Sopenharmony_ci	/* Set TTM[01]SEL fields. */
51462306a36Sopenharmony_ci	ttmuse = 0;
51562306a36Sopenharmony_ci	for (i = PM_FPU; i <= PM_ISU1; ++i) {
51662306a36Sopenharmony_ci		if (!unituse[i])
51762306a36Sopenharmony_ci			continue;
51862306a36Sopenharmony_ci		if (ttmuse++)
51962306a36Sopenharmony_ci			return -1;
52062306a36Sopenharmony_ci		mmcr1 |= (unsigned long)i << MMCR1_TTM0SEL_SH;
52162306a36Sopenharmony_ci	}
52262306a36Sopenharmony_ci	ttmuse = 0;
52362306a36Sopenharmony_ci	for (; i <= PM_GRS; ++i) {
52462306a36Sopenharmony_ci		if (!unituse[i])
52562306a36Sopenharmony_ci			continue;
52662306a36Sopenharmony_ci		if (ttmuse++)
52762306a36Sopenharmony_ci			return -1;
52862306a36Sopenharmony_ci		mmcr1 |= (unsigned long)(i & 3) << MMCR1_TTM1SEL_SH;
52962306a36Sopenharmony_ci	}
53062306a36Sopenharmony_ci	if (ttmuse > 1)
53162306a36Sopenharmony_ci		return -1;
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_ci	/* Set byte lane select fields, TTM[23]SEL and GRS_*SEL. */
53462306a36Sopenharmony_ci	for (byte = 0; byte < 4; ++byte) {
53562306a36Sopenharmony_ci		unit = busbyte[byte];
53662306a36Sopenharmony_ci		if (!unit)
53762306a36Sopenharmony_ci			continue;
53862306a36Sopenharmony_ci		if (unit == PM_ISU0 && unituse[PM_ISU0_ALT]) {
53962306a36Sopenharmony_ci			/* get ISU0 through TTM1 rather than TTM0 */
54062306a36Sopenharmony_ci			unit = PM_ISU0_ALT;
54162306a36Sopenharmony_ci		} else if (unit == PM_LSU1 + 1) {
54262306a36Sopenharmony_ci			/* select lower word of LSU1 for this byte */
54362306a36Sopenharmony_ci			mmcr1 |= 1ul << (MMCR1_TTM3SEL_SH + 3 - byte);
54462306a36Sopenharmony_ci		}
54562306a36Sopenharmony_ci		ttm = unit >> 2;
54662306a36Sopenharmony_ci		mmcr1 |= (unsigned long)ttm
54762306a36Sopenharmony_ci			<< (MMCR1_TD_CP_DBG0SEL_SH - 2 * byte);
54862306a36Sopenharmony_ci	}
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_ci	/* Second pass: assign PMCs, set PMCxSEL and PMCx_ADDER_SEL fields */
55162306a36Sopenharmony_ci	for (i = 0; i < n_ev; ++i) {
55262306a36Sopenharmony_ci		pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
55362306a36Sopenharmony_ci		unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
55462306a36Sopenharmony_ci		byte = (event[i] >> PM_BYTE_SH) & PM_BYTE_MSK;
55562306a36Sopenharmony_ci		psel = event[i] & PM_PMCSEL_MSK;
55662306a36Sopenharmony_ci		isbus = event[i] & PM_BUSEVENT_MSK;
55762306a36Sopenharmony_ci		if (!pmc) {
55862306a36Sopenharmony_ci			/* Bus event or any-PMC direct event */
55962306a36Sopenharmony_ci			for (pmc = 0; pmc < 4; ++pmc) {
56062306a36Sopenharmony_ci				if (!(pmc_inuse & (1 << pmc)))
56162306a36Sopenharmony_ci					break;
56262306a36Sopenharmony_ci			}
56362306a36Sopenharmony_ci			if (pmc >= 4)
56462306a36Sopenharmony_ci				return -1;
56562306a36Sopenharmony_ci			pmc_inuse |= 1 << pmc;
56662306a36Sopenharmony_ci		} else if (pmc <= 4) {
56762306a36Sopenharmony_ci			/* Direct event */
56862306a36Sopenharmony_ci			--pmc;
56962306a36Sopenharmony_ci			if (isbus && (byte & 2) &&
57062306a36Sopenharmony_ci			    (psel == 8 || psel == 0x10 || psel == 0x28))
57162306a36Sopenharmony_ci				/* add events on higher-numbered bus */
57262306a36Sopenharmony_ci				mmcr1 |= 1ul << (MMCR1_PMC1_ADDER_SEL_SH - pmc);
57362306a36Sopenharmony_ci		} else {
57462306a36Sopenharmony_ci			/* Instructions or run cycles on PMC5/6 */
57562306a36Sopenharmony_ci			--pmc;
57662306a36Sopenharmony_ci		}
57762306a36Sopenharmony_ci		if (isbus && unit == PM_GRS) {
57862306a36Sopenharmony_ci			bit = psel & 7;
57962306a36Sopenharmony_ci			grsel = (event[i] >> PM_GRS_SH) & PM_GRS_MSK;
58062306a36Sopenharmony_ci			mmcr1 |= (unsigned long)grsel << grsel_shift[bit];
58162306a36Sopenharmony_ci		}
58262306a36Sopenharmony_ci		if (power5p_marked_instr_event(event[i]))
58362306a36Sopenharmony_ci			mmcra |= MMCRA_SAMPLE_ENABLE;
58462306a36Sopenharmony_ci		if ((psel & 0x58) == 0x40 && (byte & 1) != ((pmc >> 1) & 1))
58562306a36Sopenharmony_ci			/* select alternate byte lane */
58662306a36Sopenharmony_ci			psel |= 0x10;
58762306a36Sopenharmony_ci		if (pmc <= 3)
58862306a36Sopenharmony_ci			mmcr1 |= psel << MMCR1_PMCSEL_SH(pmc);
58962306a36Sopenharmony_ci		hwc[i] = pmc;
59062306a36Sopenharmony_ci	}
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_ci	/* Return MMCRx values */
59362306a36Sopenharmony_ci	mmcr->mmcr0 = 0;
59462306a36Sopenharmony_ci	if (pmc_inuse & 1)
59562306a36Sopenharmony_ci		mmcr->mmcr0 = MMCR0_PMC1CE;
59662306a36Sopenharmony_ci	if (pmc_inuse & 0x3e)
59762306a36Sopenharmony_ci		mmcr->mmcr0 |= MMCR0_PMCjCE;
59862306a36Sopenharmony_ci	mmcr->mmcr1 = mmcr1;
59962306a36Sopenharmony_ci	mmcr->mmcra = mmcra;
60062306a36Sopenharmony_ci	return 0;
60162306a36Sopenharmony_ci}
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cistatic void power5p_disable_pmc(unsigned int pmc, struct mmcr_regs *mmcr)
60462306a36Sopenharmony_ci{
60562306a36Sopenharmony_ci	if (pmc <= 3)
60662306a36Sopenharmony_ci		mmcr->mmcr1 &= ~(0x7fUL << MMCR1_PMCSEL_SH(pmc));
60762306a36Sopenharmony_ci}
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_cistatic int power5p_generic_events[] = {
61062306a36Sopenharmony_ci	[PERF_COUNT_HW_CPU_CYCLES]		= 0xf,
61162306a36Sopenharmony_ci	[PERF_COUNT_HW_INSTRUCTIONS]		= 0x100009,
61262306a36Sopenharmony_ci	[PERF_COUNT_HW_CACHE_REFERENCES]	= 0x1c10a8, /* LD_REF_L1 */
61362306a36Sopenharmony_ci	[PERF_COUNT_HW_CACHE_MISSES]		= 0x3c1088, /* LD_MISS_L1 */
61462306a36Sopenharmony_ci	[PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x230e4,  /* BR_ISSUED */
61562306a36Sopenharmony_ci	[PERF_COUNT_HW_BRANCH_MISSES]		= 0x230e5,  /* BR_MPRED_CR */
61662306a36Sopenharmony_ci};
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_ci#define C(x)	PERF_COUNT_HW_CACHE_##x
61962306a36Sopenharmony_ci
62062306a36Sopenharmony_ci/*
62162306a36Sopenharmony_ci * Table of generalized cache-related events.
62262306a36Sopenharmony_ci * 0 means not supported, -1 means nonsensical, other values
62362306a36Sopenharmony_ci * are event codes.
62462306a36Sopenharmony_ci */
62562306a36Sopenharmony_cistatic u64 power5p_cache_events[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
62662306a36Sopenharmony_ci	[C(L1D)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
62762306a36Sopenharmony_ci		[C(OP_READ)] = {	0x1c10a8,	0x3c1088	},
62862306a36Sopenharmony_ci		[C(OP_WRITE)] = {	0x2c10a8,	0xc10c3		},
62962306a36Sopenharmony_ci		[C(OP_PREFETCH)] = {	0xc70e7,	-1		},
63062306a36Sopenharmony_ci	},
63162306a36Sopenharmony_ci	[C(L1I)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
63262306a36Sopenharmony_ci		[C(OP_READ)] = {	0,		0		},
63362306a36Sopenharmony_ci		[C(OP_WRITE)] = {	-1,		-1		},
63462306a36Sopenharmony_ci		[C(OP_PREFETCH)] = {	0,		0		},
63562306a36Sopenharmony_ci	},
63662306a36Sopenharmony_ci	[C(LL)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
63762306a36Sopenharmony_ci		[C(OP_READ)] = {	0,		0		},
63862306a36Sopenharmony_ci		[C(OP_WRITE)] = {	0,		0		},
63962306a36Sopenharmony_ci		[C(OP_PREFETCH)] = {	0xc50c3,	0		},
64062306a36Sopenharmony_ci	},
64162306a36Sopenharmony_ci	[C(DTLB)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
64262306a36Sopenharmony_ci		[C(OP_READ)] = {	0xc20e4,	0x800c4		},
64362306a36Sopenharmony_ci		[C(OP_WRITE)] = {	-1,		-1		},
64462306a36Sopenharmony_ci		[C(OP_PREFETCH)] = {	-1,		-1		},
64562306a36Sopenharmony_ci	},
64662306a36Sopenharmony_ci	[C(ITLB)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
64762306a36Sopenharmony_ci		[C(OP_READ)] = {	0,		0x800c0		},
64862306a36Sopenharmony_ci		[C(OP_WRITE)] = {	-1,		-1		},
64962306a36Sopenharmony_ci		[C(OP_PREFETCH)] = {	-1,		-1		},
65062306a36Sopenharmony_ci	},
65162306a36Sopenharmony_ci	[C(BPU)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
65262306a36Sopenharmony_ci		[C(OP_READ)] = {	0x230e4,	0x230e5		},
65362306a36Sopenharmony_ci		[C(OP_WRITE)] = {	-1,		-1		},
65462306a36Sopenharmony_ci		[C(OP_PREFETCH)] = {	-1,		-1		},
65562306a36Sopenharmony_ci	},
65662306a36Sopenharmony_ci	[C(NODE)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
65762306a36Sopenharmony_ci		[C(OP_READ)] = {	-1,		-1		},
65862306a36Sopenharmony_ci		[C(OP_WRITE)] = {	-1,		-1		},
65962306a36Sopenharmony_ci		[C(OP_PREFETCH)] = {	-1,		-1		},
66062306a36Sopenharmony_ci	},
66162306a36Sopenharmony_ci};
66262306a36Sopenharmony_ci
66362306a36Sopenharmony_cistatic struct power_pmu power5p_pmu = {
66462306a36Sopenharmony_ci	.name			= "POWER5+/++",
66562306a36Sopenharmony_ci	.n_counter		= 6,
66662306a36Sopenharmony_ci	.max_alternatives	= MAX_ALT,
66762306a36Sopenharmony_ci	.add_fields		= 0x7000000000055ul,
66862306a36Sopenharmony_ci	.test_adder		= 0x3000040000000ul,
66962306a36Sopenharmony_ci	.compute_mmcr		= power5p_compute_mmcr,
67062306a36Sopenharmony_ci	.get_constraint		= power5p_get_constraint,
67162306a36Sopenharmony_ci	.get_alternatives	= power5p_get_alternatives,
67262306a36Sopenharmony_ci	.disable_pmc		= power5p_disable_pmc,
67362306a36Sopenharmony_ci	.limited_pmc_event	= power5p_limited_pmc_event,
67462306a36Sopenharmony_ci	.flags			= PPMU_LIMITED_PMC5_6 | PPMU_HAS_SSLOT,
67562306a36Sopenharmony_ci	.n_generic		= ARRAY_SIZE(power5p_generic_events),
67662306a36Sopenharmony_ci	.generic_events		= power5p_generic_events,
67762306a36Sopenharmony_ci	.cache_events		= &power5p_cache_events,
67862306a36Sopenharmony_ci};
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_ciint __init init_power5p_pmu(void)
68162306a36Sopenharmony_ci{
68262306a36Sopenharmony_ci	unsigned int pvr = mfspr(SPRN_PVR);
68362306a36Sopenharmony_ci
68462306a36Sopenharmony_ci	if (PVR_VER(pvr) != PVR_POWER5p)
68562306a36Sopenharmony_ci		return -ENODEV;
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_ci	return register_power_pmu(&power5p_pmu);
68862306a36Sopenharmony_ci}
689