162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * arch/powerpc/math-emu/math_efp.c
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2006-2008, 2010 Freescale Semiconductor, Inc.
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Author: Ebony Zhu,	<ebony.zhu@freescale.com>
862306a36Sopenharmony_ci *         Yu Liu,	<yu.liu@freescale.com>
962306a36Sopenharmony_ci *
1062306a36Sopenharmony_ci * Derived from arch/alpha/math-emu/math.c
1162306a36Sopenharmony_ci *              arch/powerpc/math-emu/math.c
1262306a36Sopenharmony_ci *
1362306a36Sopenharmony_ci * Description:
1462306a36Sopenharmony_ci * This file is the exception handler to make E500 SPE instructions
1562306a36Sopenharmony_ci * fully comply with IEEE-754 floating point standard.
1662306a36Sopenharmony_ci */
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include <linux/types.h>
1962306a36Sopenharmony_ci#include <linux/prctl.h>
2062306a36Sopenharmony_ci#include <linux/module.h>
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#include <linux/uaccess.h>
2362306a36Sopenharmony_ci#include <asm/reg.h>
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci#define FP_EX_BOOKE_E500_SPE
2662306a36Sopenharmony_ci#include <asm/sfp-machine.h>
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#include <math-emu/soft-fp.h>
2962306a36Sopenharmony_ci#include <math-emu/single.h>
3062306a36Sopenharmony_ci#include <math-emu/double.h>
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#define EFAPU		0x4
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#define VCT		0x4
3562306a36Sopenharmony_ci#define SPFP		0x6
3662306a36Sopenharmony_ci#define DPFP		0x7
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci#define EFSADD		0x2c0
3962306a36Sopenharmony_ci#define EFSSUB		0x2c1
4062306a36Sopenharmony_ci#define EFSABS		0x2c4
4162306a36Sopenharmony_ci#define EFSNABS		0x2c5
4262306a36Sopenharmony_ci#define EFSNEG		0x2c6
4362306a36Sopenharmony_ci#define EFSMUL		0x2c8
4462306a36Sopenharmony_ci#define EFSDIV		0x2c9
4562306a36Sopenharmony_ci#define EFSCMPGT	0x2cc
4662306a36Sopenharmony_ci#define EFSCMPLT	0x2cd
4762306a36Sopenharmony_ci#define EFSCMPEQ	0x2ce
4862306a36Sopenharmony_ci#define EFSCFD		0x2cf
4962306a36Sopenharmony_ci#define EFSCFSI		0x2d1
5062306a36Sopenharmony_ci#define EFSCTUI		0x2d4
5162306a36Sopenharmony_ci#define EFSCTSI		0x2d5
5262306a36Sopenharmony_ci#define EFSCTUF		0x2d6
5362306a36Sopenharmony_ci#define EFSCTSF		0x2d7
5462306a36Sopenharmony_ci#define EFSCTUIZ	0x2d8
5562306a36Sopenharmony_ci#define EFSCTSIZ	0x2da
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci#define EVFSADD		0x280
5862306a36Sopenharmony_ci#define EVFSSUB		0x281
5962306a36Sopenharmony_ci#define EVFSABS		0x284
6062306a36Sopenharmony_ci#define EVFSNABS	0x285
6162306a36Sopenharmony_ci#define EVFSNEG		0x286
6262306a36Sopenharmony_ci#define EVFSMUL		0x288
6362306a36Sopenharmony_ci#define EVFSDIV		0x289
6462306a36Sopenharmony_ci#define EVFSCMPGT	0x28c
6562306a36Sopenharmony_ci#define EVFSCMPLT	0x28d
6662306a36Sopenharmony_ci#define EVFSCMPEQ	0x28e
6762306a36Sopenharmony_ci#define EVFSCTUI	0x294
6862306a36Sopenharmony_ci#define EVFSCTSI	0x295
6962306a36Sopenharmony_ci#define EVFSCTUF	0x296
7062306a36Sopenharmony_ci#define EVFSCTSF	0x297
7162306a36Sopenharmony_ci#define EVFSCTUIZ	0x298
7262306a36Sopenharmony_ci#define EVFSCTSIZ	0x29a
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci#define EFDADD		0x2e0
7562306a36Sopenharmony_ci#define EFDSUB		0x2e1
7662306a36Sopenharmony_ci#define EFDABS		0x2e4
7762306a36Sopenharmony_ci#define EFDNABS		0x2e5
7862306a36Sopenharmony_ci#define EFDNEG		0x2e6
7962306a36Sopenharmony_ci#define EFDMUL		0x2e8
8062306a36Sopenharmony_ci#define EFDDIV		0x2e9
8162306a36Sopenharmony_ci#define EFDCTUIDZ	0x2ea
8262306a36Sopenharmony_ci#define EFDCTSIDZ	0x2eb
8362306a36Sopenharmony_ci#define EFDCMPGT	0x2ec
8462306a36Sopenharmony_ci#define EFDCMPLT	0x2ed
8562306a36Sopenharmony_ci#define EFDCMPEQ	0x2ee
8662306a36Sopenharmony_ci#define EFDCFS		0x2ef
8762306a36Sopenharmony_ci#define EFDCTUI		0x2f4
8862306a36Sopenharmony_ci#define EFDCTSI		0x2f5
8962306a36Sopenharmony_ci#define EFDCTUF		0x2f6
9062306a36Sopenharmony_ci#define EFDCTSF		0x2f7
9162306a36Sopenharmony_ci#define EFDCTUIZ	0x2f8
9262306a36Sopenharmony_ci#define EFDCTSIZ	0x2fa
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci#define AB	2
9562306a36Sopenharmony_ci#define XA	3
9662306a36Sopenharmony_ci#define XB	4
9762306a36Sopenharmony_ci#define XCR	5
9862306a36Sopenharmony_ci#define NOTYPE	0
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci#define SIGN_BIT_S	(1UL << 31)
10162306a36Sopenharmony_ci#define SIGN_BIT_D	(1ULL << 63)
10262306a36Sopenharmony_ci#define FP_EX_MASK	(FP_EX_INEXACT | FP_EX_INVALID | FP_EX_DIVZERO | \
10362306a36Sopenharmony_ci			FP_EX_UNDERFLOW | FP_EX_OVERFLOW)
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic int have_e500_cpu_a005_erratum;
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ciunion dw_union {
10862306a36Sopenharmony_ci	u64 dp[1];
10962306a36Sopenharmony_ci	u32 wp[2];
11062306a36Sopenharmony_ci};
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_cistatic unsigned long insn_type(unsigned long speinsn)
11362306a36Sopenharmony_ci{
11462306a36Sopenharmony_ci	unsigned long ret = NOTYPE;
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	switch (speinsn & 0x7ff) {
11762306a36Sopenharmony_ci	case EFSABS:	ret = XA;	break;
11862306a36Sopenharmony_ci	case EFSADD:	ret = AB;	break;
11962306a36Sopenharmony_ci	case EFSCFD:	ret = XB;	break;
12062306a36Sopenharmony_ci	case EFSCMPEQ:	ret = XCR;	break;
12162306a36Sopenharmony_ci	case EFSCMPGT:	ret = XCR;	break;
12262306a36Sopenharmony_ci	case EFSCMPLT:	ret = XCR;	break;
12362306a36Sopenharmony_ci	case EFSCTSF:	ret = XB;	break;
12462306a36Sopenharmony_ci	case EFSCTSI:	ret = XB;	break;
12562306a36Sopenharmony_ci	case EFSCTSIZ:	ret = XB;	break;
12662306a36Sopenharmony_ci	case EFSCTUF:	ret = XB;	break;
12762306a36Sopenharmony_ci	case EFSCTUI:	ret = XB;	break;
12862306a36Sopenharmony_ci	case EFSCTUIZ:	ret = XB;	break;
12962306a36Sopenharmony_ci	case EFSDIV:	ret = AB;	break;
13062306a36Sopenharmony_ci	case EFSMUL:	ret = AB;	break;
13162306a36Sopenharmony_ci	case EFSNABS:	ret = XA;	break;
13262306a36Sopenharmony_ci	case EFSNEG:	ret = XA;	break;
13362306a36Sopenharmony_ci	case EFSSUB:	ret = AB;	break;
13462306a36Sopenharmony_ci	case EFSCFSI:	ret = XB;	break;
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	case EVFSABS:	ret = XA;	break;
13762306a36Sopenharmony_ci	case EVFSADD:	ret = AB;	break;
13862306a36Sopenharmony_ci	case EVFSCMPEQ:	ret = XCR;	break;
13962306a36Sopenharmony_ci	case EVFSCMPGT:	ret = XCR;	break;
14062306a36Sopenharmony_ci	case EVFSCMPLT:	ret = XCR;	break;
14162306a36Sopenharmony_ci	case EVFSCTSF:	ret = XB;	break;
14262306a36Sopenharmony_ci	case EVFSCTSI:	ret = XB;	break;
14362306a36Sopenharmony_ci	case EVFSCTSIZ:	ret = XB;	break;
14462306a36Sopenharmony_ci	case EVFSCTUF:	ret = XB;	break;
14562306a36Sopenharmony_ci	case EVFSCTUI:	ret = XB;	break;
14662306a36Sopenharmony_ci	case EVFSCTUIZ:	ret = XB;	break;
14762306a36Sopenharmony_ci	case EVFSDIV:	ret = AB;	break;
14862306a36Sopenharmony_ci	case EVFSMUL:	ret = AB;	break;
14962306a36Sopenharmony_ci	case EVFSNABS:	ret = XA;	break;
15062306a36Sopenharmony_ci	case EVFSNEG:	ret = XA;	break;
15162306a36Sopenharmony_ci	case EVFSSUB:	ret = AB;	break;
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci	case EFDABS:	ret = XA;	break;
15462306a36Sopenharmony_ci	case EFDADD:	ret = AB;	break;
15562306a36Sopenharmony_ci	case EFDCFS:	ret = XB;	break;
15662306a36Sopenharmony_ci	case EFDCMPEQ:	ret = XCR;	break;
15762306a36Sopenharmony_ci	case EFDCMPGT:	ret = XCR;	break;
15862306a36Sopenharmony_ci	case EFDCMPLT:	ret = XCR;	break;
15962306a36Sopenharmony_ci	case EFDCTSF:	ret = XB;	break;
16062306a36Sopenharmony_ci	case EFDCTSI:	ret = XB;	break;
16162306a36Sopenharmony_ci	case EFDCTSIDZ:	ret = XB;	break;
16262306a36Sopenharmony_ci	case EFDCTSIZ:	ret = XB;	break;
16362306a36Sopenharmony_ci	case EFDCTUF:	ret = XB;	break;
16462306a36Sopenharmony_ci	case EFDCTUI:	ret = XB;	break;
16562306a36Sopenharmony_ci	case EFDCTUIDZ:	ret = XB;	break;
16662306a36Sopenharmony_ci	case EFDCTUIZ:	ret = XB;	break;
16762306a36Sopenharmony_ci	case EFDDIV:	ret = AB;	break;
16862306a36Sopenharmony_ci	case EFDMUL:	ret = AB;	break;
16962306a36Sopenharmony_ci	case EFDNABS:	ret = XA;	break;
17062306a36Sopenharmony_ci	case EFDNEG:	ret = XA;	break;
17162306a36Sopenharmony_ci	case EFDSUB:	ret = AB;	break;
17262306a36Sopenharmony_ci	}
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci	return ret;
17562306a36Sopenharmony_ci}
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ciint do_spe_mathemu(struct pt_regs *regs)
17862306a36Sopenharmony_ci{
17962306a36Sopenharmony_ci	FP_DECL_EX;
18062306a36Sopenharmony_ci	int IR, cmp;
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	unsigned long type, func, fc, fa, fb, src, speinsn;
18362306a36Sopenharmony_ci	union dw_union vc, va, vb;
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	if (get_user(speinsn, (unsigned int __user *) regs->nip))
18662306a36Sopenharmony_ci		return -EFAULT;
18762306a36Sopenharmony_ci	if ((speinsn >> 26) != EFAPU)
18862306a36Sopenharmony_ci		return -EINVAL;         /* not an spe instruction */
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	type = insn_type(speinsn);
19162306a36Sopenharmony_ci	if (type == NOTYPE)
19262306a36Sopenharmony_ci		goto illegal;
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci	func = speinsn & 0x7ff;
19562306a36Sopenharmony_ci	fc = (speinsn >> 21) & 0x1f;
19662306a36Sopenharmony_ci	fa = (speinsn >> 16) & 0x1f;
19762306a36Sopenharmony_ci	fb = (speinsn >> 11) & 0x1f;
19862306a36Sopenharmony_ci	src = (speinsn >> 5) & 0x7;
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	vc.wp[0] = current->thread.evr[fc];
20162306a36Sopenharmony_ci	vc.wp[1] = regs->gpr[fc];
20262306a36Sopenharmony_ci	va.wp[0] = current->thread.evr[fa];
20362306a36Sopenharmony_ci	va.wp[1] = regs->gpr[fa];
20462306a36Sopenharmony_ci	vb.wp[0] = current->thread.evr[fb];
20562306a36Sopenharmony_ci	vb.wp[1] = regs->gpr[fb];
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci	__FPU_FPSCR = mfspr(SPRN_SPEFSCR);
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci	pr_debug("speinsn:%08lx spefscr:%08lx\n", speinsn, __FPU_FPSCR);
21062306a36Sopenharmony_ci	pr_debug("vc: %08x  %08x\n", vc.wp[0], vc.wp[1]);
21162306a36Sopenharmony_ci	pr_debug("va: %08x  %08x\n", va.wp[0], va.wp[1]);
21262306a36Sopenharmony_ci	pr_debug("vb: %08x  %08x\n", vb.wp[0], vb.wp[1]);
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	switch (src) {
21562306a36Sopenharmony_ci	case SPFP: {
21662306a36Sopenharmony_ci		FP_DECL_S(SA); FP_DECL_S(SB); FP_DECL_S(SR);
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci		switch (type) {
21962306a36Sopenharmony_ci		case AB:
22062306a36Sopenharmony_ci		case XCR:
22162306a36Sopenharmony_ci			FP_UNPACK_SP(SA, va.wp + 1);
22262306a36Sopenharmony_ci			fallthrough;
22362306a36Sopenharmony_ci		case XB:
22462306a36Sopenharmony_ci			FP_UNPACK_SP(SB, vb.wp + 1);
22562306a36Sopenharmony_ci			break;
22662306a36Sopenharmony_ci		case XA:
22762306a36Sopenharmony_ci			FP_UNPACK_SP(SA, va.wp + 1);
22862306a36Sopenharmony_ci			break;
22962306a36Sopenharmony_ci		}
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci		pr_debug("SA: %d %08x %d (%d)\n", SA_s, SA_f, SA_e, SA_c);
23262306a36Sopenharmony_ci		pr_debug("SB: %d %08x %d (%d)\n", SB_s, SB_f, SB_e, SB_c);
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci		switch (func) {
23562306a36Sopenharmony_ci		case EFSABS:
23662306a36Sopenharmony_ci			vc.wp[1] = va.wp[1] & ~SIGN_BIT_S;
23762306a36Sopenharmony_ci			goto update_regs;
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci		case EFSNABS:
24062306a36Sopenharmony_ci			vc.wp[1] = va.wp[1] | SIGN_BIT_S;
24162306a36Sopenharmony_ci			goto update_regs;
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_ci		case EFSNEG:
24462306a36Sopenharmony_ci			vc.wp[1] = va.wp[1] ^ SIGN_BIT_S;
24562306a36Sopenharmony_ci			goto update_regs;
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci		case EFSADD:
24862306a36Sopenharmony_ci			FP_ADD_S(SR, SA, SB);
24962306a36Sopenharmony_ci			goto pack_s;
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci		case EFSSUB:
25262306a36Sopenharmony_ci			FP_SUB_S(SR, SA, SB);
25362306a36Sopenharmony_ci			goto pack_s;
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci		case EFSMUL:
25662306a36Sopenharmony_ci			FP_MUL_S(SR, SA, SB);
25762306a36Sopenharmony_ci			goto pack_s;
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci		case EFSDIV:
26062306a36Sopenharmony_ci			FP_DIV_S(SR, SA, SB);
26162306a36Sopenharmony_ci			goto pack_s;
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci		case EFSCMPEQ:
26462306a36Sopenharmony_ci			cmp = 0;
26562306a36Sopenharmony_ci			goto cmp_s;
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci		case EFSCMPGT:
26862306a36Sopenharmony_ci			cmp = 1;
26962306a36Sopenharmony_ci			goto cmp_s;
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci		case EFSCMPLT:
27262306a36Sopenharmony_ci			cmp = -1;
27362306a36Sopenharmony_ci			goto cmp_s;
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci		case EFSCTSF:
27662306a36Sopenharmony_ci		case EFSCTUF:
27762306a36Sopenharmony_ci			if (SB_c == FP_CLS_NAN) {
27862306a36Sopenharmony_ci				vc.wp[1] = 0;
27962306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
28062306a36Sopenharmony_ci			} else {
28162306a36Sopenharmony_ci				SB_e += (func == EFSCTSF ? 31 : 32);
28262306a36Sopenharmony_ci				FP_TO_INT_ROUND_S(vc.wp[1], SB, 32,
28362306a36Sopenharmony_ci						(func == EFSCTSF) ? 1 : 0);
28462306a36Sopenharmony_ci			}
28562306a36Sopenharmony_ci			goto update_regs;
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci		case EFSCFD: {
28862306a36Sopenharmony_ci			FP_DECL_D(DB);
28962306a36Sopenharmony_ci			FP_CLEAR_EXCEPTIONS;
29062306a36Sopenharmony_ci			FP_UNPACK_DP(DB, vb.dp);
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci			pr_debug("DB: %d %08x %08x %d (%d)\n",
29362306a36Sopenharmony_ci					DB_s, DB_f1, DB_f0, DB_e, DB_c);
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci			FP_CONV(S, D, 1, 2, SR, DB);
29662306a36Sopenharmony_ci			goto pack_s;
29762306a36Sopenharmony_ci		}
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ci		case EFSCTSI:
30062306a36Sopenharmony_ci		case EFSCTUI:
30162306a36Sopenharmony_ci			if (SB_c == FP_CLS_NAN) {
30262306a36Sopenharmony_ci				vc.wp[1] = 0;
30362306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
30462306a36Sopenharmony_ci			} else {
30562306a36Sopenharmony_ci				FP_TO_INT_ROUND_S(vc.wp[1], SB, 32,
30662306a36Sopenharmony_ci						((func & 0x3) != 0) ? 1 : 0);
30762306a36Sopenharmony_ci			}
30862306a36Sopenharmony_ci			goto update_regs;
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci		case EFSCTSIZ:
31162306a36Sopenharmony_ci		case EFSCTUIZ:
31262306a36Sopenharmony_ci			if (SB_c == FP_CLS_NAN) {
31362306a36Sopenharmony_ci				vc.wp[1] = 0;
31462306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
31562306a36Sopenharmony_ci			} else {
31662306a36Sopenharmony_ci				FP_TO_INT_S(vc.wp[1], SB, 32,
31762306a36Sopenharmony_ci						((func & 0x3) != 0) ? 1 : 0);
31862306a36Sopenharmony_ci			}
31962306a36Sopenharmony_ci			goto update_regs;
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci		default:
32262306a36Sopenharmony_ci			goto illegal;
32362306a36Sopenharmony_ci		}
32462306a36Sopenharmony_ci		break;
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_cipack_s:
32762306a36Sopenharmony_ci		pr_debug("SR: %d %08x %d (%d)\n", SR_s, SR_f, SR_e, SR_c);
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_ci		FP_PACK_SP(vc.wp + 1, SR);
33062306a36Sopenharmony_ci		goto update_regs;
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_cicmp_s:
33362306a36Sopenharmony_ci		FP_CMP_S(IR, SA, SB, 3);
33462306a36Sopenharmony_ci		if (IR == 3 && (FP_ISSIGNAN_S(SA) || FP_ISSIGNAN_S(SB)))
33562306a36Sopenharmony_ci			FP_SET_EXCEPTION(FP_EX_INVALID);
33662306a36Sopenharmony_ci		if (IR == cmp) {
33762306a36Sopenharmony_ci			IR = 0x4;
33862306a36Sopenharmony_ci		} else {
33962306a36Sopenharmony_ci			IR = 0;
34062306a36Sopenharmony_ci		}
34162306a36Sopenharmony_ci		goto update_ccr;
34262306a36Sopenharmony_ci	}
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci	case DPFP: {
34562306a36Sopenharmony_ci		FP_DECL_D(DA); FP_DECL_D(DB); FP_DECL_D(DR);
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci		switch (type) {
34862306a36Sopenharmony_ci		case AB:
34962306a36Sopenharmony_ci		case XCR:
35062306a36Sopenharmony_ci			FP_UNPACK_DP(DA, va.dp);
35162306a36Sopenharmony_ci			fallthrough;
35262306a36Sopenharmony_ci		case XB:
35362306a36Sopenharmony_ci			FP_UNPACK_DP(DB, vb.dp);
35462306a36Sopenharmony_ci			break;
35562306a36Sopenharmony_ci		case XA:
35662306a36Sopenharmony_ci			FP_UNPACK_DP(DA, va.dp);
35762306a36Sopenharmony_ci			break;
35862306a36Sopenharmony_ci		}
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci		pr_debug("DA: %d %08x %08x %d (%d)\n",
36162306a36Sopenharmony_ci				DA_s, DA_f1, DA_f0, DA_e, DA_c);
36262306a36Sopenharmony_ci		pr_debug("DB: %d %08x %08x %d (%d)\n",
36362306a36Sopenharmony_ci				DB_s, DB_f1, DB_f0, DB_e, DB_c);
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci		switch (func) {
36662306a36Sopenharmony_ci		case EFDABS:
36762306a36Sopenharmony_ci			vc.dp[0] = va.dp[0] & ~SIGN_BIT_D;
36862306a36Sopenharmony_ci			goto update_regs;
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_ci		case EFDNABS:
37162306a36Sopenharmony_ci			vc.dp[0] = va.dp[0] | SIGN_BIT_D;
37262306a36Sopenharmony_ci			goto update_regs;
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci		case EFDNEG:
37562306a36Sopenharmony_ci			vc.dp[0] = va.dp[0] ^ SIGN_BIT_D;
37662306a36Sopenharmony_ci			goto update_regs;
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_ci		case EFDADD:
37962306a36Sopenharmony_ci			FP_ADD_D(DR, DA, DB);
38062306a36Sopenharmony_ci			goto pack_d;
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_ci		case EFDSUB:
38362306a36Sopenharmony_ci			FP_SUB_D(DR, DA, DB);
38462306a36Sopenharmony_ci			goto pack_d;
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci		case EFDMUL:
38762306a36Sopenharmony_ci			FP_MUL_D(DR, DA, DB);
38862306a36Sopenharmony_ci			goto pack_d;
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci		case EFDDIV:
39162306a36Sopenharmony_ci			FP_DIV_D(DR, DA, DB);
39262306a36Sopenharmony_ci			goto pack_d;
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_ci		case EFDCMPEQ:
39562306a36Sopenharmony_ci			cmp = 0;
39662306a36Sopenharmony_ci			goto cmp_d;
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci		case EFDCMPGT:
39962306a36Sopenharmony_ci			cmp = 1;
40062306a36Sopenharmony_ci			goto cmp_d;
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci		case EFDCMPLT:
40362306a36Sopenharmony_ci			cmp = -1;
40462306a36Sopenharmony_ci			goto cmp_d;
40562306a36Sopenharmony_ci
40662306a36Sopenharmony_ci		case EFDCTSF:
40762306a36Sopenharmony_ci		case EFDCTUF:
40862306a36Sopenharmony_ci			if (DB_c == FP_CLS_NAN) {
40962306a36Sopenharmony_ci				vc.wp[1] = 0;
41062306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
41162306a36Sopenharmony_ci			} else {
41262306a36Sopenharmony_ci				DB_e += (func == EFDCTSF ? 31 : 32);
41362306a36Sopenharmony_ci				FP_TO_INT_ROUND_D(vc.wp[1], DB, 32,
41462306a36Sopenharmony_ci						(func == EFDCTSF) ? 1 : 0);
41562306a36Sopenharmony_ci			}
41662306a36Sopenharmony_ci			goto update_regs;
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_ci		case EFDCFS: {
41962306a36Sopenharmony_ci			FP_DECL_S(SB);
42062306a36Sopenharmony_ci			FP_CLEAR_EXCEPTIONS;
42162306a36Sopenharmony_ci			FP_UNPACK_SP(SB, vb.wp + 1);
42262306a36Sopenharmony_ci
42362306a36Sopenharmony_ci			pr_debug("SB: %d %08x %d (%d)\n",
42462306a36Sopenharmony_ci					SB_s, SB_f, SB_e, SB_c);
42562306a36Sopenharmony_ci
42662306a36Sopenharmony_ci			FP_CONV(D, S, 2, 1, DR, SB);
42762306a36Sopenharmony_ci			goto pack_d;
42862306a36Sopenharmony_ci		}
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_ci		case EFDCTUIDZ:
43162306a36Sopenharmony_ci		case EFDCTSIDZ:
43262306a36Sopenharmony_ci			if (DB_c == FP_CLS_NAN) {
43362306a36Sopenharmony_ci				vc.dp[0] = 0;
43462306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
43562306a36Sopenharmony_ci			} else {
43662306a36Sopenharmony_ci				FP_TO_INT_D(vc.dp[0], DB, 64,
43762306a36Sopenharmony_ci						((func & 0x1) == 0) ? 1 : 0);
43862306a36Sopenharmony_ci			}
43962306a36Sopenharmony_ci			goto update_regs;
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci		case EFDCTUI:
44262306a36Sopenharmony_ci		case EFDCTSI:
44362306a36Sopenharmony_ci			if (DB_c == FP_CLS_NAN) {
44462306a36Sopenharmony_ci				vc.wp[1] = 0;
44562306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
44662306a36Sopenharmony_ci			} else {
44762306a36Sopenharmony_ci				FP_TO_INT_ROUND_D(vc.wp[1], DB, 32,
44862306a36Sopenharmony_ci						((func & 0x3) != 0) ? 1 : 0);
44962306a36Sopenharmony_ci			}
45062306a36Sopenharmony_ci			goto update_regs;
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci		case EFDCTUIZ:
45362306a36Sopenharmony_ci		case EFDCTSIZ:
45462306a36Sopenharmony_ci			if (DB_c == FP_CLS_NAN) {
45562306a36Sopenharmony_ci				vc.wp[1] = 0;
45662306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
45762306a36Sopenharmony_ci			} else {
45862306a36Sopenharmony_ci				FP_TO_INT_D(vc.wp[1], DB, 32,
45962306a36Sopenharmony_ci						((func & 0x3) != 0) ? 1 : 0);
46062306a36Sopenharmony_ci			}
46162306a36Sopenharmony_ci			goto update_regs;
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_ci		default:
46462306a36Sopenharmony_ci			goto illegal;
46562306a36Sopenharmony_ci		}
46662306a36Sopenharmony_ci		break;
46762306a36Sopenharmony_ci
46862306a36Sopenharmony_cipack_d:
46962306a36Sopenharmony_ci		pr_debug("DR: %d %08x %08x %d (%d)\n",
47062306a36Sopenharmony_ci				DR_s, DR_f1, DR_f0, DR_e, DR_c);
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_ci		FP_PACK_DP(vc.dp, DR);
47362306a36Sopenharmony_ci		goto update_regs;
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_cicmp_d:
47662306a36Sopenharmony_ci		FP_CMP_D(IR, DA, DB, 3);
47762306a36Sopenharmony_ci		if (IR == 3 && (FP_ISSIGNAN_D(DA) || FP_ISSIGNAN_D(DB)))
47862306a36Sopenharmony_ci			FP_SET_EXCEPTION(FP_EX_INVALID);
47962306a36Sopenharmony_ci		if (IR == cmp) {
48062306a36Sopenharmony_ci			IR = 0x4;
48162306a36Sopenharmony_ci		} else {
48262306a36Sopenharmony_ci			IR = 0;
48362306a36Sopenharmony_ci		}
48462306a36Sopenharmony_ci		goto update_ccr;
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_ci	}
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_ci	case VCT: {
48962306a36Sopenharmony_ci		FP_DECL_S(SA0); FP_DECL_S(SB0); FP_DECL_S(SR0);
49062306a36Sopenharmony_ci		FP_DECL_S(SA1); FP_DECL_S(SB1); FP_DECL_S(SR1);
49162306a36Sopenharmony_ci		int IR0, IR1;
49262306a36Sopenharmony_ci
49362306a36Sopenharmony_ci		switch (type) {
49462306a36Sopenharmony_ci		case AB:
49562306a36Sopenharmony_ci		case XCR:
49662306a36Sopenharmony_ci			FP_UNPACK_SP(SA0, va.wp);
49762306a36Sopenharmony_ci			FP_UNPACK_SP(SA1, va.wp + 1);
49862306a36Sopenharmony_ci			fallthrough;
49962306a36Sopenharmony_ci		case XB:
50062306a36Sopenharmony_ci			FP_UNPACK_SP(SB0, vb.wp);
50162306a36Sopenharmony_ci			FP_UNPACK_SP(SB1, vb.wp + 1);
50262306a36Sopenharmony_ci			break;
50362306a36Sopenharmony_ci		case XA:
50462306a36Sopenharmony_ci			FP_UNPACK_SP(SA0, va.wp);
50562306a36Sopenharmony_ci			FP_UNPACK_SP(SA1, va.wp + 1);
50662306a36Sopenharmony_ci			break;
50762306a36Sopenharmony_ci		}
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_ci		pr_debug("SA0: %d %08x %d (%d)\n",
51062306a36Sopenharmony_ci				SA0_s, SA0_f, SA0_e, SA0_c);
51162306a36Sopenharmony_ci		pr_debug("SA1: %d %08x %d (%d)\n",
51262306a36Sopenharmony_ci				SA1_s, SA1_f, SA1_e, SA1_c);
51362306a36Sopenharmony_ci		pr_debug("SB0: %d %08x %d (%d)\n",
51462306a36Sopenharmony_ci				SB0_s, SB0_f, SB0_e, SB0_c);
51562306a36Sopenharmony_ci		pr_debug("SB1: %d %08x %d (%d)\n",
51662306a36Sopenharmony_ci				SB1_s, SB1_f, SB1_e, SB1_c);
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_ci		switch (func) {
51962306a36Sopenharmony_ci		case EVFSABS:
52062306a36Sopenharmony_ci			vc.wp[0] = va.wp[0] & ~SIGN_BIT_S;
52162306a36Sopenharmony_ci			vc.wp[1] = va.wp[1] & ~SIGN_BIT_S;
52262306a36Sopenharmony_ci			goto update_regs;
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_ci		case EVFSNABS:
52562306a36Sopenharmony_ci			vc.wp[0] = va.wp[0] | SIGN_BIT_S;
52662306a36Sopenharmony_ci			vc.wp[1] = va.wp[1] | SIGN_BIT_S;
52762306a36Sopenharmony_ci			goto update_regs;
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_ci		case EVFSNEG:
53062306a36Sopenharmony_ci			vc.wp[0] = va.wp[0] ^ SIGN_BIT_S;
53162306a36Sopenharmony_ci			vc.wp[1] = va.wp[1] ^ SIGN_BIT_S;
53262306a36Sopenharmony_ci			goto update_regs;
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_ci		case EVFSADD:
53562306a36Sopenharmony_ci			FP_ADD_S(SR0, SA0, SB0);
53662306a36Sopenharmony_ci			FP_ADD_S(SR1, SA1, SB1);
53762306a36Sopenharmony_ci			goto pack_vs;
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci		case EVFSSUB:
54062306a36Sopenharmony_ci			FP_SUB_S(SR0, SA0, SB0);
54162306a36Sopenharmony_ci			FP_SUB_S(SR1, SA1, SB1);
54262306a36Sopenharmony_ci			goto pack_vs;
54362306a36Sopenharmony_ci
54462306a36Sopenharmony_ci		case EVFSMUL:
54562306a36Sopenharmony_ci			FP_MUL_S(SR0, SA0, SB0);
54662306a36Sopenharmony_ci			FP_MUL_S(SR1, SA1, SB1);
54762306a36Sopenharmony_ci			goto pack_vs;
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_ci		case EVFSDIV:
55062306a36Sopenharmony_ci			FP_DIV_S(SR0, SA0, SB0);
55162306a36Sopenharmony_ci			FP_DIV_S(SR1, SA1, SB1);
55262306a36Sopenharmony_ci			goto pack_vs;
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ci		case EVFSCMPEQ:
55562306a36Sopenharmony_ci			cmp = 0;
55662306a36Sopenharmony_ci			goto cmp_vs;
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci		case EVFSCMPGT:
55962306a36Sopenharmony_ci			cmp = 1;
56062306a36Sopenharmony_ci			goto cmp_vs;
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_ci		case EVFSCMPLT:
56362306a36Sopenharmony_ci			cmp = -1;
56462306a36Sopenharmony_ci			goto cmp_vs;
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_ci		case EVFSCTUF:
56762306a36Sopenharmony_ci		case EVFSCTSF:
56862306a36Sopenharmony_ci			if (SB0_c == FP_CLS_NAN) {
56962306a36Sopenharmony_ci				vc.wp[0] = 0;
57062306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
57162306a36Sopenharmony_ci			} else {
57262306a36Sopenharmony_ci				SB0_e += (func == EVFSCTSF ? 31 : 32);
57362306a36Sopenharmony_ci				FP_TO_INT_ROUND_S(vc.wp[0], SB0, 32,
57462306a36Sopenharmony_ci						(func == EVFSCTSF) ? 1 : 0);
57562306a36Sopenharmony_ci			}
57662306a36Sopenharmony_ci			if (SB1_c == FP_CLS_NAN) {
57762306a36Sopenharmony_ci				vc.wp[1] = 0;
57862306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
57962306a36Sopenharmony_ci			} else {
58062306a36Sopenharmony_ci				SB1_e += (func == EVFSCTSF ? 31 : 32);
58162306a36Sopenharmony_ci				FP_TO_INT_ROUND_S(vc.wp[1], SB1, 32,
58262306a36Sopenharmony_ci						(func == EVFSCTSF) ? 1 : 0);
58362306a36Sopenharmony_ci			}
58462306a36Sopenharmony_ci			goto update_regs;
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_ci		case EVFSCTUI:
58762306a36Sopenharmony_ci		case EVFSCTSI:
58862306a36Sopenharmony_ci			if (SB0_c == FP_CLS_NAN) {
58962306a36Sopenharmony_ci				vc.wp[0] = 0;
59062306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
59162306a36Sopenharmony_ci			} else {
59262306a36Sopenharmony_ci				FP_TO_INT_ROUND_S(vc.wp[0], SB0, 32,
59362306a36Sopenharmony_ci						((func & 0x3) != 0) ? 1 : 0);
59462306a36Sopenharmony_ci			}
59562306a36Sopenharmony_ci			if (SB1_c == FP_CLS_NAN) {
59662306a36Sopenharmony_ci				vc.wp[1] = 0;
59762306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
59862306a36Sopenharmony_ci			} else {
59962306a36Sopenharmony_ci				FP_TO_INT_ROUND_S(vc.wp[1], SB1, 32,
60062306a36Sopenharmony_ci						((func & 0x3) != 0) ? 1 : 0);
60162306a36Sopenharmony_ci			}
60262306a36Sopenharmony_ci			goto update_regs;
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_ci		case EVFSCTUIZ:
60562306a36Sopenharmony_ci		case EVFSCTSIZ:
60662306a36Sopenharmony_ci			if (SB0_c == FP_CLS_NAN) {
60762306a36Sopenharmony_ci				vc.wp[0] = 0;
60862306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
60962306a36Sopenharmony_ci			} else {
61062306a36Sopenharmony_ci				FP_TO_INT_S(vc.wp[0], SB0, 32,
61162306a36Sopenharmony_ci						((func & 0x3) != 0) ? 1 : 0);
61262306a36Sopenharmony_ci			}
61362306a36Sopenharmony_ci			if (SB1_c == FP_CLS_NAN) {
61462306a36Sopenharmony_ci				vc.wp[1] = 0;
61562306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
61662306a36Sopenharmony_ci			} else {
61762306a36Sopenharmony_ci				FP_TO_INT_S(vc.wp[1], SB1, 32,
61862306a36Sopenharmony_ci						((func & 0x3) != 0) ? 1 : 0);
61962306a36Sopenharmony_ci			}
62062306a36Sopenharmony_ci			goto update_regs;
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_ci		default:
62362306a36Sopenharmony_ci			goto illegal;
62462306a36Sopenharmony_ci		}
62562306a36Sopenharmony_ci		break;
62662306a36Sopenharmony_ci
62762306a36Sopenharmony_cipack_vs:
62862306a36Sopenharmony_ci		pr_debug("SR0: %d %08x %d (%d)\n",
62962306a36Sopenharmony_ci				SR0_s, SR0_f, SR0_e, SR0_c);
63062306a36Sopenharmony_ci		pr_debug("SR1: %d %08x %d (%d)\n",
63162306a36Sopenharmony_ci				SR1_s, SR1_f, SR1_e, SR1_c);
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_ci		FP_PACK_SP(vc.wp, SR0);
63462306a36Sopenharmony_ci		FP_PACK_SP(vc.wp + 1, SR1);
63562306a36Sopenharmony_ci		goto update_regs;
63662306a36Sopenharmony_ci
63762306a36Sopenharmony_cicmp_vs:
63862306a36Sopenharmony_ci		{
63962306a36Sopenharmony_ci			int ch, cl;
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_ci			FP_CMP_S(IR0, SA0, SB0, 3);
64262306a36Sopenharmony_ci			FP_CMP_S(IR1, SA1, SB1, 3);
64362306a36Sopenharmony_ci			if (IR0 == 3 && (FP_ISSIGNAN_S(SA0) || FP_ISSIGNAN_S(SB0)))
64462306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
64562306a36Sopenharmony_ci			if (IR1 == 3 && (FP_ISSIGNAN_S(SA1) || FP_ISSIGNAN_S(SB1)))
64662306a36Sopenharmony_ci				FP_SET_EXCEPTION(FP_EX_INVALID);
64762306a36Sopenharmony_ci			ch = (IR0 == cmp) ? 1 : 0;
64862306a36Sopenharmony_ci			cl = (IR1 == cmp) ? 1 : 0;
64962306a36Sopenharmony_ci			IR = (ch << 3) | (cl << 2) | ((ch | cl) << 1) |
65062306a36Sopenharmony_ci				((ch & cl) << 0);
65162306a36Sopenharmony_ci			goto update_ccr;
65262306a36Sopenharmony_ci		}
65362306a36Sopenharmony_ci	}
65462306a36Sopenharmony_ci	default:
65562306a36Sopenharmony_ci		return -EINVAL;
65662306a36Sopenharmony_ci	}
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_ciupdate_ccr:
65962306a36Sopenharmony_ci	regs->ccr &= ~(15 << ((7 - ((speinsn >> 23) & 0x7)) << 2));
66062306a36Sopenharmony_ci	regs->ccr |= (IR << ((7 - ((speinsn >> 23) & 0x7)) << 2));
66162306a36Sopenharmony_ci
66262306a36Sopenharmony_ciupdate_regs:
66362306a36Sopenharmony_ci	/*
66462306a36Sopenharmony_ci	 * If the "invalid" exception sticky bit was set by the
66562306a36Sopenharmony_ci	 * processor for non-finite input, but was not set before the
66662306a36Sopenharmony_ci	 * instruction being emulated, clear it.  Likewise for the
66762306a36Sopenharmony_ci	 * "underflow" bit, which may have been set by the processor
66862306a36Sopenharmony_ci	 * for exact underflow, not just inexact underflow when the
66962306a36Sopenharmony_ci	 * flag should be set for IEEE 754 semantics.  Other sticky
67062306a36Sopenharmony_ci	 * exceptions will only be set by the processor when they are
67162306a36Sopenharmony_ci	 * correct according to IEEE 754 semantics, and we must not
67262306a36Sopenharmony_ci	 * clear sticky bits that were already set before the emulated
67362306a36Sopenharmony_ci	 * instruction as they represent the user-visible sticky
67462306a36Sopenharmony_ci	 * exception status.  "inexact" traps to kernel are not
67562306a36Sopenharmony_ci	 * required for IEEE semantics and are not enabled by default,
67662306a36Sopenharmony_ci	 * so the "inexact" sticky bit may have been set by a previous
67762306a36Sopenharmony_ci	 * instruction without the kernel being aware of it.
67862306a36Sopenharmony_ci	 */
67962306a36Sopenharmony_ci	__FPU_FPSCR
68062306a36Sopenharmony_ci	  &= ~(FP_EX_INVALID | FP_EX_UNDERFLOW) | current->thread.spefscr_last;
68162306a36Sopenharmony_ci	__FPU_FPSCR |= (FP_CUR_EXCEPTIONS & FP_EX_MASK);
68262306a36Sopenharmony_ci	mtspr(SPRN_SPEFSCR, __FPU_FPSCR);
68362306a36Sopenharmony_ci	current->thread.spefscr_last = __FPU_FPSCR;
68462306a36Sopenharmony_ci
68562306a36Sopenharmony_ci	current->thread.evr[fc] = vc.wp[0];
68662306a36Sopenharmony_ci	regs->gpr[fc] = vc.wp[1];
68762306a36Sopenharmony_ci
68862306a36Sopenharmony_ci	pr_debug("ccr = %08lx\n", regs->ccr);
68962306a36Sopenharmony_ci	pr_debug("cur exceptions = %08x spefscr = %08lx\n",
69062306a36Sopenharmony_ci			FP_CUR_EXCEPTIONS, __FPU_FPSCR);
69162306a36Sopenharmony_ci	pr_debug("vc: %08x  %08x\n", vc.wp[0], vc.wp[1]);
69262306a36Sopenharmony_ci	pr_debug("va: %08x  %08x\n", va.wp[0], va.wp[1]);
69362306a36Sopenharmony_ci	pr_debug("vb: %08x  %08x\n", vb.wp[0], vb.wp[1]);
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_ci	if (current->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE) {
69662306a36Sopenharmony_ci		if ((FP_CUR_EXCEPTIONS & FP_EX_DIVZERO)
69762306a36Sopenharmony_ci		    && (current->thread.fpexc_mode & PR_FP_EXC_DIV))
69862306a36Sopenharmony_ci			return 1;
69962306a36Sopenharmony_ci		if ((FP_CUR_EXCEPTIONS & FP_EX_OVERFLOW)
70062306a36Sopenharmony_ci		    && (current->thread.fpexc_mode & PR_FP_EXC_OVF))
70162306a36Sopenharmony_ci			return 1;
70262306a36Sopenharmony_ci		if ((FP_CUR_EXCEPTIONS & FP_EX_UNDERFLOW)
70362306a36Sopenharmony_ci		    && (current->thread.fpexc_mode & PR_FP_EXC_UND))
70462306a36Sopenharmony_ci			return 1;
70562306a36Sopenharmony_ci		if ((FP_CUR_EXCEPTIONS & FP_EX_INEXACT)
70662306a36Sopenharmony_ci		    && (current->thread.fpexc_mode & PR_FP_EXC_RES))
70762306a36Sopenharmony_ci			return 1;
70862306a36Sopenharmony_ci		if ((FP_CUR_EXCEPTIONS & FP_EX_INVALID)
70962306a36Sopenharmony_ci		    && (current->thread.fpexc_mode & PR_FP_EXC_INV))
71062306a36Sopenharmony_ci			return 1;
71162306a36Sopenharmony_ci	}
71262306a36Sopenharmony_ci	return 0;
71362306a36Sopenharmony_ci
71462306a36Sopenharmony_ciillegal:
71562306a36Sopenharmony_ci	if (have_e500_cpu_a005_erratum) {
71662306a36Sopenharmony_ci		/* according to e500 cpu a005 erratum, reissue efp inst */
71762306a36Sopenharmony_ci		regs_add_return_ip(regs, -4);
71862306a36Sopenharmony_ci		pr_debug("re-issue efp inst: %08lx\n", speinsn);
71962306a36Sopenharmony_ci		return 0;
72062306a36Sopenharmony_ci	}
72162306a36Sopenharmony_ci
72262306a36Sopenharmony_ci	printk(KERN_ERR "\nOoops! IEEE-754 compliance handler encountered un-supported instruction.\ninst code: %08lx\n", speinsn);
72362306a36Sopenharmony_ci	return -ENOSYS;
72462306a36Sopenharmony_ci}
72562306a36Sopenharmony_ci
72662306a36Sopenharmony_ciint speround_handler(struct pt_regs *regs)
72762306a36Sopenharmony_ci{
72862306a36Sopenharmony_ci	union dw_union fgpr;
72962306a36Sopenharmony_ci	int s_lo, s_hi;
73062306a36Sopenharmony_ci	int lo_inexact, hi_inexact;
73162306a36Sopenharmony_ci	int fp_result;
73262306a36Sopenharmony_ci	unsigned long speinsn, type, fb, fc, fptype, func;
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_ci	if (get_user(speinsn, (unsigned int __user *) regs->nip))
73562306a36Sopenharmony_ci		return -EFAULT;
73662306a36Sopenharmony_ci	if ((speinsn >> 26) != 4)
73762306a36Sopenharmony_ci		return -EINVAL;         /* not an spe instruction */
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_ci	func = speinsn & 0x7ff;
74062306a36Sopenharmony_ci	type = insn_type(func);
74162306a36Sopenharmony_ci	if (type == XCR) return -ENOSYS;
74262306a36Sopenharmony_ci
74362306a36Sopenharmony_ci	__FPU_FPSCR = mfspr(SPRN_SPEFSCR);
74462306a36Sopenharmony_ci	pr_debug("speinsn:%08lx spefscr:%08lx\n", speinsn, __FPU_FPSCR);
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_ci	fptype = (speinsn >> 5) & 0x7;
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_ci	/* No need to round if the result is exact */
74962306a36Sopenharmony_ci	lo_inexact = __FPU_FPSCR & (SPEFSCR_FG | SPEFSCR_FX);
75062306a36Sopenharmony_ci	hi_inexact = __FPU_FPSCR & (SPEFSCR_FGH | SPEFSCR_FXH);
75162306a36Sopenharmony_ci	if (!(lo_inexact || (hi_inexact && fptype == VCT)))
75262306a36Sopenharmony_ci		return 0;
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_ci	fc = (speinsn >> 21) & 0x1f;
75562306a36Sopenharmony_ci	s_lo = regs->gpr[fc] & SIGN_BIT_S;
75662306a36Sopenharmony_ci	s_hi = current->thread.evr[fc] & SIGN_BIT_S;
75762306a36Sopenharmony_ci	fgpr.wp[0] = current->thread.evr[fc];
75862306a36Sopenharmony_ci	fgpr.wp[1] = regs->gpr[fc];
75962306a36Sopenharmony_ci
76062306a36Sopenharmony_ci	fb = (speinsn >> 11) & 0x1f;
76162306a36Sopenharmony_ci	switch (func) {
76262306a36Sopenharmony_ci	case EFSCTUIZ:
76362306a36Sopenharmony_ci	case EFSCTSIZ:
76462306a36Sopenharmony_ci	case EVFSCTUIZ:
76562306a36Sopenharmony_ci	case EVFSCTSIZ:
76662306a36Sopenharmony_ci	case EFDCTUIDZ:
76762306a36Sopenharmony_ci	case EFDCTSIDZ:
76862306a36Sopenharmony_ci	case EFDCTUIZ:
76962306a36Sopenharmony_ci	case EFDCTSIZ:
77062306a36Sopenharmony_ci		/*
77162306a36Sopenharmony_ci		 * These instructions always round to zero,
77262306a36Sopenharmony_ci		 * independent of the rounding mode.
77362306a36Sopenharmony_ci		 */
77462306a36Sopenharmony_ci		return 0;
77562306a36Sopenharmony_ci
77662306a36Sopenharmony_ci	case EFSCTUI:
77762306a36Sopenharmony_ci	case EFSCTUF:
77862306a36Sopenharmony_ci	case EVFSCTUI:
77962306a36Sopenharmony_ci	case EVFSCTUF:
78062306a36Sopenharmony_ci	case EFDCTUI:
78162306a36Sopenharmony_ci	case EFDCTUF:
78262306a36Sopenharmony_ci		fp_result = 0;
78362306a36Sopenharmony_ci		s_lo = 0;
78462306a36Sopenharmony_ci		s_hi = 0;
78562306a36Sopenharmony_ci		break;
78662306a36Sopenharmony_ci
78762306a36Sopenharmony_ci	case EFSCTSI:
78862306a36Sopenharmony_ci	case EFSCTSF:
78962306a36Sopenharmony_ci		fp_result = 0;
79062306a36Sopenharmony_ci		/* Recover the sign of a zero result if possible.  */
79162306a36Sopenharmony_ci		if (fgpr.wp[1] == 0)
79262306a36Sopenharmony_ci			s_lo = regs->gpr[fb] & SIGN_BIT_S;
79362306a36Sopenharmony_ci		break;
79462306a36Sopenharmony_ci
79562306a36Sopenharmony_ci	case EVFSCTSI:
79662306a36Sopenharmony_ci	case EVFSCTSF:
79762306a36Sopenharmony_ci		fp_result = 0;
79862306a36Sopenharmony_ci		/* Recover the sign of a zero result if possible.  */
79962306a36Sopenharmony_ci		if (fgpr.wp[1] == 0)
80062306a36Sopenharmony_ci			s_lo = regs->gpr[fb] & SIGN_BIT_S;
80162306a36Sopenharmony_ci		if (fgpr.wp[0] == 0)
80262306a36Sopenharmony_ci			s_hi = current->thread.evr[fb] & SIGN_BIT_S;
80362306a36Sopenharmony_ci		break;
80462306a36Sopenharmony_ci
80562306a36Sopenharmony_ci	case EFDCTSI:
80662306a36Sopenharmony_ci	case EFDCTSF:
80762306a36Sopenharmony_ci		fp_result = 0;
80862306a36Sopenharmony_ci		s_hi = s_lo;
80962306a36Sopenharmony_ci		/* Recover the sign of a zero result if possible.  */
81062306a36Sopenharmony_ci		if (fgpr.wp[1] == 0)
81162306a36Sopenharmony_ci			s_hi = current->thread.evr[fb] & SIGN_BIT_S;
81262306a36Sopenharmony_ci		break;
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_ci	default:
81562306a36Sopenharmony_ci		fp_result = 1;
81662306a36Sopenharmony_ci		break;
81762306a36Sopenharmony_ci	}
81862306a36Sopenharmony_ci
81962306a36Sopenharmony_ci	pr_debug("round fgpr: %08x  %08x\n", fgpr.wp[0], fgpr.wp[1]);
82062306a36Sopenharmony_ci
82162306a36Sopenharmony_ci	switch (fptype) {
82262306a36Sopenharmony_ci	/* Since SPE instructions on E500 core can handle round to nearest
82362306a36Sopenharmony_ci	 * and round toward zero with IEEE-754 complied, we just need
82462306a36Sopenharmony_ci	 * to handle round toward +Inf and round toward -Inf by software.
82562306a36Sopenharmony_ci	 */
82662306a36Sopenharmony_ci	case SPFP:
82762306a36Sopenharmony_ci		if ((FP_ROUNDMODE) == FP_RND_PINF) {
82862306a36Sopenharmony_ci			if (!s_lo) fgpr.wp[1]++; /* Z > 0, choose Z1 */
82962306a36Sopenharmony_ci		} else { /* round to -Inf */
83062306a36Sopenharmony_ci			if (s_lo) {
83162306a36Sopenharmony_ci				if (fp_result)
83262306a36Sopenharmony_ci					fgpr.wp[1]++; /* Z < 0, choose Z2 */
83362306a36Sopenharmony_ci				else
83462306a36Sopenharmony_ci					fgpr.wp[1]--; /* Z < 0, choose Z2 */
83562306a36Sopenharmony_ci			}
83662306a36Sopenharmony_ci		}
83762306a36Sopenharmony_ci		break;
83862306a36Sopenharmony_ci
83962306a36Sopenharmony_ci	case DPFP:
84062306a36Sopenharmony_ci		if (FP_ROUNDMODE == FP_RND_PINF) {
84162306a36Sopenharmony_ci			if (!s_hi) {
84262306a36Sopenharmony_ci				if (fp_result)
84362306a36Sopenharmony_ci					fgpr.dp[0]++; /* Z > 0, choose Z1 */
84462306a36Sopenharmony_ci				else
84562306a36Sopenharmony_ci					fgpr.wp[1]++; /* Z > 0, choose Z1 */
84662306a36Sopenharmony_ci			}
84762306a36Sopenharmony_ci		} else { /* round to -Inf */
84862306a36Sopenharmony_ci			if (s_hi) {
84962306a36Sopenharmony_ci				if (fp_result)
85062306a36Sopenharmony_ci					fgpr.dp[0]++; /* Z < 0, choose Z2 */
85162306a36Sopenharmony_ci				else
85262306a36Sopenharmony_ci					fgpr.wp[1]--; /* Z < 0, choose Z2 */
85362306a36Sopenharmony_ci			}
85462306a36Sopenharmony_ci		}
85562306a36Sopenharmony_ci		break;
85662306a36Sopenharmony_ci
85762306a36Sopenharmony_ci	case VCT:
85862306a36Sopenharmony_ci		if (FP_ROUNDMODE == FP_RND_PINF) {
85962306a36Sopenharmony_ci			if (lo_inexact && !s_lo)
86062306a36Sopenharmony_ci				fgpr.wp[1]++; /* Z_low > 0, choose Z1 */
86162306a36Sopenharmony_ci			if (hi_inexact && !s_hi)
86262306a36Sopenharmony_ci				fgpr.wp[0]++; /* Z_high word > 0, choose Z1 */
86362306a36Sopenharmony_ci		} else { /* round to -Inf */
86462306a36Sopenharmony_ci			if (lo_inexact && s_lo) {
86562306a36Sopenharmony_ci				if (fp_result)
86662306a36Sopenharmony_ci					fgpr.wp[1]++; /* Z_low < 0, choose Z2 */
86762306a36Sopenharmony_ci				else
86862306a36Sopenharmony_ci					fgpr.wp[1]--; /* Z_low < 0, choose Z2 */
86962306a36Sopenharmony_ci			}
87062306a36Sopenharmony_ci			if (hi_inexact && s_hi) {
87162306a36Sopenharmony_ci				if (fp_result)
87262306a36Sopenharmony_ci					fgpr.wp[0]++; /* Z_high < 0, choose Z2 */
87362306a36Sopenharmony_ci				else
87462306a36Sopenharmony_ci					fgpr.wp[0]--; /* Z_high < 0, choose Z2 */
87562306a36Sopenharmony_ci			}
87662306a36Sopenharmony_ci		}
87762306a36Sopenharmony_ci		break;
87862306a36Sopenharmony_ci
87962306a36Sopenharmony_ci	default:
88062306a36Sopenharmony_ci		return -EINVAL;
88162306a36Sopenharmony_ci	}
88262306a36Sopenharmony_ci
88362306a36Sopenharmony_ci	current->thread.evr[fc] = fgpr.wp[0];
88462306a36Sopenharmony_ci	regs->gpr[fc] = fgpr.wp[1];
88562306a36Sopenharmony_ci
88662306a36Sopenharmony_ci	pr_debug("  to fgpr: %08x  %08x\n", fgpr.wp[0], fgpr.wp[1]);
88762306a36Sopenharmony_ci
88862306a36Sopenharmony_ci	if (current->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
88962306a36Sopenharmony_ci		return (current->thread.fpexc_mode & PR_FP_EXC_RES) ? 1 : 0;
89062306a36Sopenharmony_ci	return 0;
89162306a36Sopenharmony_ci}
89262306a36Sopenharmony_ci
89362306a36Sopenharmony_cistatic int __init spe_mathemu_init(void)
89462306a36Sopenharmony_ci{
89562306a36Sopenharmony_ci	u32 pvr, maj, min;
89662306a36Sopenharmony_ci
89762306a36Sopenharmony_ci	pvr = mfspr(SPRN_PVR);
89862306a36Sopenharmony_ci
89962306a36Sopenharmony_ci	if ((PVR_VER(pvr) == PVR_VER_E500V1) ||
90062306a36Sopenharmony_ci	    (PVR_VER(pvr) == PVR_VER_E500V2)) {
90162306a36Sopenharmony_ci		maj = PVR_MAJ(pvr);
90262306a36Sopenharmony_ci		min = PVR_MIN(pvr);
90362306a36Sopenharmony_ci
90462306a36Sopenharmony_ci		/*
90562306a36Sopenharmony_ci		 * E500 revision below 1.1, 2.3, 3.1, 4.1, 5.1
90662306a36Sopenharmony_ci		 * need cpu a005 errata workaround
90762306a36Sopenharmony_ci		 */
90862306a36Sopenharmony_ci		switch (maj) {
90962306a36Sopenharmony_ci		case 1:
91062306a36Sopenharmony_ci			if (min < 1)
91162306a36Sopenharmony_ci				have_e500_cpu_a005_erratum = 1;
91262306a36Sopenharmony_ci			break;
91362306a36Sopenharmony_ci		case 2:
91462306a36Sopenharmony_ci			if (min < 3)
91562306a36Sopenharmony_ci				have_e500_cpu_a005_erratum = 1;
91662306a36Sopenharmony_ci			break;
91762306a36Sopenharmony_ci		case 3:
91862306a36Sopenharmony_ci		case 4:
91962306a36Sopenharmony_ci		case 5:
92062306a36Sopenharmony_ci			if (min < 1)
92162306a36Sopenharmony_ci				have_e500_cpu_a005_erratum = 1;
92262306a36Sopenharmony_ci			break;
92362306a36Sopenharmony_ci		default:
92462306a36Sopenharmony_ci			break;
92562306a36Sopenharmony_ci		}
92662306a36Sopenharmony_ci	}
92762306a36Sopenharmony_ci
92862306a36Sopenharmony_ci	return 0;
92962306a36Sopenharmony_ci}
93062306a36Sopenharmony_ci
93162306a36Sopenharmony_cimodule_init(spe_mathemu_init);
932