162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0+ */ 262306a36Sopenharmony_ci// Copyright 2017 IBM Corp. 362306a36Sopenharmony_ci#ifndef _ASM_PNV_OCXL_H 462306a36Sopenharmony_ci#define _ASM_PNV_OCXL_H 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/bitfield.h> 762306a36Sopenharmony_ci#include <linux/pci.h> 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#define PNV_OCXL_TL_MAX_TEMPLATE 63 1062306a36Sopenharmony_ci#define PNV_OCXL_TL_BITS_PER_RATE 4 1162306a36Sopenharmony_ci#define PNV_OCXL_TL_RATE_BUF_SIZE ((PNV_OCXL_TL_MAX_TEMPLATE+1) * PNV_OCXL_TL_BITS_PER_RATE / 8) 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#define PNV_OCXL_ATSD_TIMEOUT 1 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci/* TLB Management Instructions */ 1662306a36Sopenharmony_ci#define PNV_OCXL_ATSD_LNCH 0x00 1762306a36Sopenharmony_ci/* Radix Invalidate */ 1862306a36Sopenharmony_ci#define PNV_OCXL_ATSD_LNCH_R PPC_BIT(0) 1962306a36Sopenharmony_ci/* Radix Invalidation Control 2062306a36Sopenharmony_ci * 0b00 Just invalidate TLB. 2162306a36Sopenharmony_ci * 0b01 Invalidate just Page Walk Cache. 2262306a36Sopenharmony_ci * 0b10 Invalidate TLB, Page Walk Cache, and any 2362306a36Sopenharmony_ci * caching of Partition and Process Table Entries. 2462306a36Sopenharmony_ci */ 2562306a36Sopenharmony_ci#define PNV_OCXL_ATSD_LNCH_RIC PPC_BITMASK(1, 2) 2662306a36Sopenharmony_ci/* Number and Page Size of translations to be invalidated */ 2762306a36Sopenharmony_ci#define PNV_OCXL_ATSD_LNCH_LP PPC_BITMASK(3, 10) 2862306a36Sopenharmony_ci/* Invalidation Criteria 2962306a36Sopenharmony_ci * 0b00 Invalidate just the target VA. 3062306a36Sopenharmony_ci * 0b01 Invalidate matching PID. 3162306a36Sopenharmony_ci */ 3262306a36Sopenharmony_ci#define PNV_OCXL_ATSD_LNCH_IS PPC_BITMASK(11, 12) 3362306a36Sopenharmony_ci/* 0b1: Process Scope, 0b0: Partition Scope */ 3462306a36Sopenharmony_ci#define PNV_OCXL_ATSD_LNCH_PRS PPC_BIT(13) 3562306a36Sopenharmony_ci/* Invalidation Flag */ 3662306a36Sopenharmony_ci#define PNV_OCXL_ATSD_LNCH_B PPC_BIT(14) 3762306a36Sopenharmony_ci/* Actual Page Size to be invalidated 3862306a36Sopenharmony_ci * 000 4KB 3962306a36Sopenharmony_ci * 101 64KB 4062306a36Sopenharmony_ci * 001 2MB 4162306a36Sopenharmony_ci * 010 1GB 4262306a36Sopenharmony_ci */ 4362306a36Sopenharmony_ci#define PNV_OCXL_ATSD_LNCH_AP PPC_BITMASK(15, 17) 4462306a36Sopenharmony_ci/* Defines the large page select 4562306a36Sopenharmony_ci * L=0b0 for 4KB pages 4662306a36Sopenharmony_ci * L=0b1 for large pages) 4762306a36Sopenharmony_ci */ 4862306a36Sopenharmony_ci#define PNV_OCXL_ATSD_LNCH_L PPC_BIT(18) 4962306a36Sopenharmony_ci/* Process ID */ 5062306a36Sopenharmony_ci#define PNV_OCXL_ATSD_LNCH_PID PPC_BITMASK(19, 38) 5162306a36Sopenharmony_ci/* NoFlush – Assumed to be 0b0 */ 5262306a36Sopenharmony_ci#define PNV_OCXL_ATSD_LNCH_F PPC_BIT(39) 5362306a36Sopenharmony_ci#define PNV_OCXL_ATSD_LNCH_OCAPI_SLBI PPC_BIT(40) 5462306a36Sopenharmony_ci#define PNV_OCXL_ATSD_LNCH_OCAPI_SINGLETON PPC_BIT(41) 5562306a36Sopenharmony_ci#define PNV_OCXL_ATSD_AVA 0x08 5662306a36Sopenharmony_ci#define PNV_OCXL_ATSD_AVA_AVA PPC_BITMASK(0, 51) 5762306a36Sopenharmony_ci#define PNV_OCXL_ATSD_STAT 0x10 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ciint pnv_ocxl_get_actag(struct pci_dev *dev, u16 *base, u16 *enabled, u16 *supported); 6062306a36Sopenharmony_ciint pnv_ocxl_get_pasid_count(struct pci_dev *dev, int *count); 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ciint pnv_ocxl_get_tl_cap(struct pci_dev *dev, long *cap, 6362306a36Sopenharmony_ci char *rate_buf, int rate_buf_size); 6462306a36Sopenharmony_ciint pnv_ocxl_set_tl_conf(struct pci_dev *dev, long cap, 6562306a36Sopenharmony_ci uint64_t rate_buf_phys, int rate_buf_size); 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ciint pnv_ocxl_get_xsl_irq(struct pci_dev *dev, int *hwirq); 6862306a36Sopenharmony_civoid pnv_ocxl_unmap_xsl_regs(void __iomem *dsisr, void __iomem *dar, 6962306a36Sopenharmony_ci void __iomem *tfc, void __iomem *pe_handle); 7062306a36Sopenharmony_ciint pnv_ocxl_map_xsl_regs(struct pci_dev *dev, void __iomem **dsisr, 7162306a36Sopenharmony_ci void __iomem **dar, void __iomem **tfc, 7262306a36Sopenharmony_ci void __iomem **pe_handle); 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ciint pnv_ocxl_spa_setup(struct pci_dev *dev, void *spa_mem, int PE_mask, void **platform_data); 7562306a36Sopenharmony_civoid pnv_ocxl_spa_release(void *platform_data); 7662306a36Sopenharmony_ciint pnv_ocxl_spa_remove_pe_from_cache(void *platform_data, int pe_handle); 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ciint pnv_ocxl_map_lpar(struct pci_dev *dev, uint64_t lparid, 7962306a36Sopenharmony_ci uint64_t lpcr, void __iomem **arva); 8062306a36Sopenharmony_civoid pnv_ocxl_unmap_lpar(void __iomem *arva); 8162306a36Sopenharmony_civoid pnv_ocxl_tlb_invalidate(void __iomem *arva, 8262306a36Sopenharmony_ci unsigned long pid, 8362306a36Sopenharmony_ci unsigned long addr, 8462306a36Sopenharmony_ci unsigned long page_size); 8562306a36Sopenharmony_ci#endif /* _ASM_PNV_OCXL_H */ 86