162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
262306a36Sopenharmony_ci#ifndef _ASM_POWERPC_NOHASH_64_PGTABLE_4K_H
362306a36Sopenharmony_ci#define _ASM_POWERPC_NOHASH_64_PGTABLE_4K_H
462306a36Sopenharmony_ci
562306a36Sopenharmony_ci#include <asm-generic/pgtable-nop4d.h>
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci/*
862306a36Sopenharmony_ci * Entries per page directory level.  The PTE level must use a 64b record
962306a36Sopenharmony_ci * for each page table entry.  The PMD and PGD level use a 32b record for
1062306a36Sopenharmony_ci * each entry by assuming that each entry is page aligned.
1162306a36Sopenharmony_ci */
1262306a36Sopenharmony_ci#define PTE_INDEX_SIZE  9
1362306a36Sopenharmony_ci#define PMD_INDEX_SIZE  7
1462306a36Sopenharmony_ci#define PUD_INDEX_SIZE  9
1562306a36Sopenharmony_ci#define PGD_INDEX_SIZE  9
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#ifndef __ASSEMBLY__
1862306a36Sopenharmony_ci#define PTE_TABLE_SIZE	(sizeof(pte_t) << PTE_INDEX_SIZE)
1962306a36Sopenharmony_ci#define PMD_TABLE_SIZE	(sizeof(pmd_t) << PMD_INDEX_SIZE)
2062306a36Sopenharmony_ci#define PUD_TABLE_SIZE	(sizeof(pud_t) << PUD_INDEX_SIZE)
2162306a36Sopenharmony_ci#define PGD_TABLE_SIZE	(sizeof(pgd_t) << PGD_INDEX_SIZE)
2262306a36Sopenharmony_ci#endif	/* __ASSEMBLY__ */
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#define PTRS_PER_PTE	(1 << PTE_INDEX_SIZE)
2562306a36Sopenharmony_ci#define PTRS_PER_PMD	(1 << PMD_INDEX_SIZE)
2662306a36Sopenharmony_ci#define PTRS_PER_PUD	(1 << PUD_INDEX_SIZE)
2762306a36Sopenharmony_ci#define PTRS_PER_PGD	(1 << PGD_INDEX_SIZE)
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci/* PMD_SHIFT determines what a second-level page table entry can map */
3062306a36Sopenharmony_ci#define PMD_SHIFT	(PAGE_SHIFT + PTE_INDEX_SIZE)
3162306a36Sopenharmony_ci#define PMD_SIZE	(1UL << PMD_SHIFT)
3262306a36Sopenharmony_ci#define PMD_MASK	(~(PMD_SIZE-1))
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci/* PUD_SHIFT determines what a third-level page table entry can map */
3562306a36Sopenharmony_ci#define PUD_SHIFT	(PMD_SHIFT + PMD_INDEX_SIZE)
3662306a36Sopenharmony_ci#define PUD_SIZE	(1UL << PUD_SHIFT)
3762306a36Sopenharmony_ci#define PUD_MASK	(~(PUD_SIZE-1))
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci/* PGDIR_SHIFT determines what a fourth-level page table entry can map */
4062306a36Sopenharmony_ci#define PGDIR_SHIFT	(PUD_SHIFT + PUD_INDEX_SIZE)
4162306a36Sopenharmony_ci#define PGDIR_SIZE	(1UL << PGDIR_SHIFT)
4262306a36Sopenharmony_ci#define PGDIR_MASK	(~(PGDIR_SIZE-1))
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci/* Bits to mask out from a PMD to get to the PTE page */
4562306a36Sopenharmony_ci#define PMD_MASKED_BITS		0
4662306a36Sopenharmony_ci/* Bits to mask out from a PUD to get to the PMD page */
4762306a36Sopenharmony_ci#define PUD_MASKED_BITS		0
4862306a36Sopenharmony_ci/* Bits to mask out from a P4D to get to the PUD page */
4962306a36Sopenharmony_ci#define P4D_MASKED_BITS		0
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci/*
5362306a36Sopenharmony_ci * 4-level page tables related bits
5462306a36Sopenharmony_ci */
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci#define p4d_none(p4d)		(!p4d_val(p4d))
5762306a36Sopenharmony_ci#define p4d_bad(p4d)		(p4d_val(p4d) == 0)
5862306a36Sopenharmony_ci#define p4d_present(p4d)	(p4d_val(p4d) != 0)
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci#ifndef __ASSEMBLY__
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_cistatic inline pud_t *p4d_pgtable(p4d_t p4d)
6362306a36Sopenharmony_ci{
6462306a36Sopenharmony_ci	return (pud_t *) (p4d_val(p4d) & ~P4D_MASKED_BITS);
6562306a36Sopenharmony_ci}
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_cistatic inline void p4d_clear(p4d_t *p4dp)
6862306a36Sopenharmony_ci{
6962306a36Sopenharmony_ci	*p4dp = __p4d(0);
7062306a36Sopenharmony_ci}
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_cistatic inline pte_t p4d_pte(p4d_t p4d)
7362306a36Sopenharmony_ci{
7462306a36Sopenharmony_ci	return __pte(p4d_val(p4d));
7562306a36Sopenharmony_ci}
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_cistatic inline p4d_t pte_p4d(pte_t pte)
7862306a36Sopenharmony_ci{
7962306a36Sopenharmony_ci	return __p4d(pte_val(pte));
8062306a36Sopenharmony_ci}
8162306a36Sopenharmony_ciextern struct page *p4d_page(p4d_t p4d);
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci#endif /* !__ASSEMBLY__ */
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci#define pud_ERROR(e) \
8662306a36Sopenharmony_ci	pr_err("%s:%d: bad pud %08lx.\n", __FILE__, __LINE__, pud_val(e))
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci/*
8962306a36Sopenharmony_ci * On all 4K setups, remap_4k_pfn() equates to remap_pfn_range() */
9062306a36Sopenharmony_ci#define remap_4k_pfn(vma, addr, pfn, prot)	\
9162306a36Sopenharmony_ci	remap_pfn_range((vma), (addr), (pfn), PAGE_SIZE, (prot))
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci#endif /* _ _ASM_POWERPC_NOHASH_64_PGTABLE_4K_H */
94