162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci#ifndef _ASM_POWERPC_NOHASH_32_PTE_40x_H 362306a36Sopenharmony_ci#define _ASM_POWERPC_NOHASH_32_PTE_40x_H 462306a36Sopenharmony_ci#ifdef __KERNEL__ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci/* 762306a36Sopenharmony_ci * At present, all PowerPC 400-class processors share a similar TLB 862306a36Sopenharmony_ci * architecture. The instruction and data sides share a unified, 962306a36Sopenharmony_ci * 64-entry, fully-associative TLB which is maintained totally under 1062306a36Sopenharmony_ci * software control. In addition, the instruction side has a 1162306a36Sopenharmony_ci * hardware-managed, 4-entry, fully-associative TLB which serves as a 1262306a36Sopenharmony_ci * first level to the shared TLB. These two TLBs are known as the UTLB 1362306a36Sopenharmony_ci * and ITLB, respectively (see "mmu.h" for definitions). 1462306a36Sopenharmony_ci * 1562306a36Sopenharmony_ci * There are several potential gotchas here. The 40x hardware TLBLO 1662306a36Sopenharmony_ci * field looks like this: 1762306a36Sopenharmony_ci * 1862306a36Sopenharmony_ci * 0 1 2 3 4 ... 18 19 20 21 22 23 24 25 26 27 28 29 30 31 1962306a36Sopenharmony_ci * RPN..................... 0 0 EX WR ZSEL....... W I M G 2062306a36Sopenharmony_ci * 2162306a36Sopenharmony_ci * Where possible we make the Linux PTE bits match up with this 2262306a36Sopenharmony_ci * 2362306a36Sopenharmony_ci * - bits 20 and 21 must be cleared, because we use 4k pages (40x can 2462306a36Sopenharmony_ci * support down to 1k pages), this is done in the TLBMiss exception 2562306a36Sopenharmony_ci * handler. 2662306a36Sopenharmony_ci * - We use only zones 0 (for kernel pages) and 1 (for user pages) 2762306a36Sopenharmony_ci * of the 16 available. Bit 24-26 of the TLB are cleared in the TLB 2862306a36Sopenharmony_ci * miss handler. Bit 27 is PAGE_USER, thus selecting the correct 2962306a36Sopenharmony_ci * zone. 3062306a36Sopenharmony_ci * - PRESENT *must* be in the bottom two bits because swap PTEs 3162306a36Sopenharmony_ci * use the top 30 bits. Because 40x doesn't support SMP anyway, M is 3262306a36Sopenharmony_ci * irrelevant so we borrow it for PAGE_PRESENT. Bit 30 3362306a36Sopenharmony_ci * is cleared in the TLB miss handler before the TLB entry is loaded. 3462306a36Sopenharmony_ci * - All other bits of the PTE are loaded into TLBLO without 3562306a36Sopenharmony_ci * modification, leaving us only the bits 20, 21, 24, 25, 26, 30 for 3662306a36Sopenharmony_ci * software PTE bits. We actually use bits 21, 24, 25, and 3762306a36Sopenharmony_ci * 30 respectively for the software bits: ACCESSED, DIRTY, RW, and 3862306a36Sopenharmony_ci * PRESENT. 3962306a36Sopenharmony_ci */ 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci#define _PAGE_GUARDED 0x001 /* G: page is guarded from prefetch */ 4262306a36Sopenharmony_ci#define _PAGE_PRESENT 0x002 /* software: PTE contains a translation */ 4362306a36Sopenharmony_ci#define _PAGE_NO_CACHE 0x004 /* I: caching is inhibited */ 4462306a36Sopenharmony_ci#define _PAGE_WRITETHRU 0x008 /* W: caching is write-through */ 4562306a36Sopenharmony_ci#define _PAGE_USER 0x010 /* matches one of the zone permission bits */ 4662306a36Sopenharmony_ci#define _PAGE_SPECIAL 0x020 /* software: Special page */ 4762306a36Sopenharmony_ci#define _PAGE_DIRTY 0x080 /* software: dirty page */ 4862306a36Sopenharmony_ci#define _PAGE_RW 0x100 /* hardware: WR, anded with dirty in exception */ 4962306a36Sopenharmony_ci#define _PAGE_EXEC 0x200 /* hardware: EX permission */ 5062306a36Sopenharmony_ci#define _PAGE_ACCESSED 0x400 /* software: R: page referenced */ 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci/* No page size encoding in the linux PTE */ 5362306a36Sopenharmony_ci#define _PAGE_PSIZE 0 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci/* cache related flags non existing on 40x */ 5662306a36Sopenharmony_ci#define _PAGE_COHERENT 0 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci#define _PAGE_KERNEL_RO 0 5962306a36Sopenharmony_ci#define _PAGE_KERNEL_ROX _PAGE_EXEC 6062306a36Sopenharmony_ci#define _PAGE_KERNEL_RW (_PAGE_DIRTY | _PAGE_RW) 6162306a36Sopenharmony_ci#define _PAGE_KERNEL_RWX (_PAGE_DIRTY | _PAGE_RW | _PAGE_EXEC) 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci#define _PMD_PRESENT 0x400 /* PMD points to page of PTEs */ 6462306a36Sopenharmony_ci#define _PMD_PRESENT_MASK _PMD_PRESENT 6562306a36Sopenharmony_ci#define _PMD_BAD 0x802 6662306a36Sopenharmony_ci#define _PMD_SIZE_4M 0x0c0 6762306a36Sopenharmony_ci#define _PMD_SIZE_16M 0x0e0 6862306a36Sopenharmony_ci#define _PMD_USER 0 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci#define _PTE_NONE_MASK 0 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci#define _PAGE_BASE_NC (_PAGE_PRESENT | _PAGE_ACCESSED) 7362306a36Sopenharmony_ci#define _PAGE_BASE (_PAGE_BASE_NC) 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci/* Permission masks used to generate the __P and __S table */ 7662306a36Sopenharmony_ci#define PAGE_NONE __pgprot(_PAGE_BASE) 7762306a36Sopenharmony_ci#define PAGE_SHARED __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_RW) 7862306a36Sopenharmony_ci#define PAGE_SHARED_X __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_RW | _PAGE_EXEC) 7962306a36Sopenharmony_ci#define PAGE_COPY __pgprot(_PAGE_BASE | _PAGE_USER) 8062306a36Sopenharmony_ci#define PAGE_COPY_X __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_EXEC) 8162306a36Sopenharmony_ci#define PAGE_READONLY __pgprot(_PAGE_BASE | _PAGE_USER) 8262306a36Sopenharmony_ci#define PAGE_READONLY_X __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_EXEC) 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci#endif /* __KERNEL__ */ 8562306a36Sopenharmony_ci#endif /* _ASM_POWERPC_NOHASH_32_PTE_40x_H */ 86