162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */ 262306a36Sopenharmony_ci#ifndef __ASM_POWERPC_IMC_PMU_H 362306a36Sopenharmony_ci#define __ASM_POWERPC_IMC_PMU_H 462306a36Sopenharmony_ci 562306a36Sopenharmony_ci/* 662306a36Sopenharmony_ci * IMC Nest Performance Monitor counter support. 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Copyright (C) 2017 Madhavan Srinivasan, IBM Corporation. 962306a36Sopenharmony_ci * (C) 2017 Anju T Sudhakar, IBM Corporation. 1062306a36Sopenharmony_ci * (C) 2017 Hemant K Shaw, IBM Corporation. 1162306a36Sopenharmony_ci */ 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include <linux/perf_event.h> 1462306a36Sopenharmony_ci#include <linux/slab.h> 1562306a36Sopenharmony_ci#include <linux/of.h> 1662306a36Sopenharmony_ci#include <linux/io.h> 1762306a36Sopenharmony_ci#include <asm/opal.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci/* 2062306a36Sopenharmony_ci * Compatibility macros for IMC devices 2162306a36Sopenharmony_ci */ 2262306a36Sopenharmony_ci#define IMC_DTB_COMPAT "ibm,opal-in-memory-counters" 2362306a36Sopenharmony_ci#define IMC_DTB_UNIT_COMPAT "ibm,imc-counters" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci/* 2762306a36Sopenharmony_ci * LDBAR: Counter address and Enable/Disable macro. 2862306a36Sopenharmony_ci * perf/imc-pmu.c has the LDBAR layout information. 2962306a36Sopenharmony_ci */ 3062306a36Sopenharmony_ci#define THREAD_IMC_LDBAR_MASK 0x0003ffffffffe000ULL 3162306a36Sopenharmony_ci#define THREAD_IMC_ENABLE 0x8000000000000000ULL 3262306a36Sopenharmony_ci#define TRACE_IMC_ENABLE 0x4000000000000000ULL 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci/* 3562306a36Sopenharmony_ci * For debugfs interface for imc-mode and imc-command 3662306a36Sopenharmony_ci */ 3762306a36Sopenharmony_ci#define IMC_CNTL_BLK_OFFSET 0x3FC00 3862306a36Sopenharmony_ci#define IMC_CNTL_BLK_CMD_OFFSET 8 3962306a36Sopenharmony_ci#define IMC_CNTL_BLK_MODE_OFFSET 32 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci/* 4262306a36Sopenharmony_ci * Structure to hold memory address information for imc units. 4362306a36Sopenharmony_ci */ 4462306a36Sopenharmony_cistruct imc_mem_info { 4562306a36Sopenharmony_ci u64 *vbase; 4662306a36Sopenharmony_ci u32 id; 4762306a36Sopenharmony_ci}; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci/* 5062306a36Sopenharmony_ci * Place holder for nest pmu events and values. 5162306a36Sopenharmony_ci */ 5262306a36Sopenharmony_cistruct imc_events { 5362306a36Sopenharmony_ci u32 value; 5462306a36Sopenharmony_ci char *name; 5562306a36Sopenharmony_ci char *unit; 5662306a36Sopenharmony_ci char *scale; 5762306a36Sopenharmony_ci}; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci/* 6062306a36Sopenharmony_ci * Trace IMC hardware updates a 64bytes record on 6162306a36Sopenharmony_ci * Core Performance Monitoring Counter (CPMC) 6262306a36Sopenharmony_ci * overflow. Here is the layout for the trace imc record 6362306a36Sopenharmony_ci * 6462306a36Sopenharmony_ci * DW 0 : Timebase 6562306a36Sopenharmony_ci * DW 1 : Program Counter 6662306a36Sopenharmony_ci * DW 2 : PIDR information 6762306a36Sopenharmony_ci * DW 3 : CPMC1 6862306a36Sopenharmony_ci * DW 4 : CPMC2 6962306a36Sopenharmony_ci * DW 5 : CPMC3 7062306a36Sopenharmony_ci * Dw 6 : CPMC4 7162306a36Sopenharmony_ci * DW 7 : Timebase 7262306a36Sopenharmony_ci * ..... 7362306a36Sopenharmony_ci * 7462306a36Sopenharmony_ci * The following is the data structure to hold trace imc data. 7562306a36Sopenharmony_ci */ 7662306a36Sopenharmony_cistruct trace_imc_data { 7762306a36Sopenharmony_ci u64 tb1; 7862306a36Sopenharmony_ci u64 ip; 7962306a36Sopenharmony_ci u64 val; 8062306a36Sopenharmony_ci u64 cpmc1; 8162306a36Sopenharmony_ci u64 cpmc2; 8262306a36Sopenharmony_ci u64 cpmc3; 8362306a36Sopenharmony_ci u64 cpmc4; 8462306a36Sopenharmony_ci u64 tb2; 8562306a36Sopenharmony_ci}; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci/* Event attribute array index */ 8862306a36Sopenharmony_ci#define IMC_FORMAT_ATTR 0 8962306a36Sopenharmony_ci#define IMC_EVENT_ATTR 1 9062306a36Sopenharmony_ci#define IMC_CPUMASK_ATTR 2 9162306a36Sopenharmony_ci#define IMC_NULL_ATTR 3 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci/* PMU Format attribute macros */ 9462306a36Sopenharmony_ci#define IMC_EVENT_OFFSET_MASK 0xffffffffULL 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci/* 9762306a36Sopenharmony_ci * Macro to mask bits 0:21 of first double word(which is the timebase) to 9862306a36Sopenharmony_ci * compare with 8th double word (timebase) of trace imc record data. 9962306a36Sopenharmony_ci */ 10062306a36Sopenharmony_ci#define IMC_TRACE_RECORD_TB1_MASK 0x3ffffffffffULL 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci/* 10362306a36Sopenharmony_ci * Bit 0:1 in third DW of IMC trace record 10462306a36Sopenharmony_ci * specifies the MSR[HV PR] values. 10562306a36Sopenharmony_ci */ 10662306a36Sopenharmony_ci#define IMC_TRACE_RECORD_VAL_HVPR(x) ((x) >> 62) 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci/* 10962306a36Sopenharmony_ci * Device tree parser code detects IMC pmu support and 11062306a36Sopenharmony_ci * registers new IMC pmus. This structure will hold the 11162306a36Sopenharmony_ci * pmu functions, events, counter memory information 11262306a36Sopenharmony_ci * and attrs for each imc pmu and will be referenced at 11362306a36Sopenharmony_ci * the time of pmu registration. 11462306a36Sopenharmony_ci */ 11562306a36Sopenharmony_cistruct imc_pmu { 11662306a36Sopenharmony_ci struct pmu pmu; 11762306a36Sopenharmony_ci struct imc_mem_info *mem_info; 11862306a36Sopenharmony_ci struct imc_events *events; 11962306a36Sopenharmony_ci /* 12062306a36Sopenharmony_ci * Attribute groups for the PMU. Slot 0 used for 12162306a36Sopenharmony_ci * format attribute, slot 1 used for cpusmask attribute, 12262306a36Sopenharmony_ci * slot 2 used for event attribute. Slot 3 keep as 12362306a36Sopenharmony_ci * NULL. 12462306a36Sopenharmony_ci */ 12562306a36Sopenharmony_ci const struct attribute_group *attr_groups[4]; 12662306a36Sopenharmony_ci u32 counter_mem_size; 12762306a36Sopenharmony_ci int domain; 12862306a36Sopenharmony_ci /* 12962306a36Sopenharmony_ci * flag to notify whether the memory is mmaped 13062306a36Sopenharmony_ci * or allocated by kernel. 13162306a36Sopenharmony_ci */ 13262306a36Sopenharmony_ci bool imc_counter_mmaped; 13362306a36Sopenharmony_ci}; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci/* 13662306a36Sopenharmony_ci * Structure to hold id, lock and reference count for the imc events which 13762306a36Sopenharmony_ci * are inited. 13862306a36Sopenharmony_ci */ 13962306a36Sopenharmony_cistruct imc_pmu_ref { 14062306a36Sopenharmony_ci spinlock_t lock; 14162306a36Sopenharmony_ci unsigned int id; 14262306a36Sopenharmony_ci int refc; 14362306a36Sopenharmony_ci}; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci/* 14662306a36Sopenharmony_ci * In-Memory Collection Counters type. 14762306a36Sopenharmony_ci * Data comes from Device tree. 14862306a36Sopenharmony_ci * Three device type are supported. 14962306a36Sopenharmony_ci */ 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_cienum { 15262306a36Sopenharmony_ci IMC_TYPE_THREAD = 0x1, 15362306a36Sopenharmony_ci IMC_TYPE_TRACE = 0x2, 15462306a36Sopenharmony_ci IMC_TYPE_CORE = 0x4, 15562306a36Sopenharmony_ci IMC_TYPE_CHIP = 0x10, 15662306a36Sopenharmony_ci}; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci/* 15962306a36Sopenharmony_ci * Domains for IMC PMUs 16062306a36Sopenharmony_ci */ 16162306a36Sopenharmony_ci#define IMC_DOMAIN_NEST 1 16262306a36Sopenharmony_ci#define IMC_DOMAIN_CORE 2 16362306a36Sopenharmony_ci#define IMC_DOMAIN_THREAD 3 16462306a36Sopenharmony_ci/* For trace-imc the domain is still thread but it operates in trace-mode */ 16562306a36Sopenharmony_ci#define IMC_DOMAIN_TRACE 4 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ciextern int init_imc_pmu(struct device_node *parent, 16862306a36Sopenharmony_ci struct imc_pmu *pmu_ptr, int pmu_id); 16962306a36Sopenharmony_ciextern void thread_imc_disable(void); 17062306a36Sopenharmony_ciextern int get_max_nest_dev(void); 17162306a36Sopenharmony_ciextern void unregister_thread_imc(void); 17262306a36Sopenharmony_ci#endif /* __ASM_POWERPC_IMC_PMU_H */ 173