162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Common DCR / SDR / CPR register definitions used on various IBM/AMCC 462306a36Sopenharmony_ci * 4xx processors 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Copyright 2007 Benjamin Herrenschmidt, IBM Corp 762306a36Sopenharmony_ci * <benh@kernel.crashing.org> 862306a36Sopenharmony_ci * 962306a36Sopenharmony_ci * Mostly lifted from asm-ppc/ibm4xx.h by 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu> 1262306a36Sopenharmony_ci * 1362306a36Sopenharmony_ci */ 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#ifndef __DCR_REGS_H__ 1662306a36Sopenharmony_ci#define __DCR_REGS_H__ 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci/* 1962306a36Sopenharmony_ci * Most DCRs used for controlling devices such as the MAL, DMA engine, 2062306a36Sopenharmony_ci * etc... are obtained for the device tree. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci * The definitions in this files are fixed DCRs and indirect DCRs that 2362306a36Sopenharmony_ci * are commonly used outside of specific drivers or refer to core 2462306a36Sopenharmony_ci * common registers that may occasionally have to be tweaked outside 2562306a36Sopenharmony_ci * of the driver main register set 2662306a36Sopenharmony_ci */ 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci/* CPRs (440GX and 440SP/440SPe) */ 2962306a36Sopenharmony_ci#define DCRN_CPR0_CONFIG_ADDR 0xc 3062306a36Sopenharmony_ci#define DCRN_CPR0_CONFIG_DATA 0xd 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci/* SDRs (440GX and 440SP/440SPe) */ 3362306a36Sopenharmony_ci#define DCRN_SDR0_CONFIG_ADDR 0xe 3462306a36Sopenharmony_ci#define DCRN_SDR0_CONFIG_DATA 0xf 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#define SDR0_PFC0 0x4100 3762306a36Sopenharmony_ci#define SDR0_PFC1 0x4101 3862306a36Sopenharmony_ci#define SDR0_PFC1_EPS 0x1c00000 3962306a36Sopenharmony_ci#define SDR0_PFC1_EPS_SHIFT 22 4062306a36Sopenharmony_ci#define SDR0_PFC1_RMII 0x02000000 4162306a36Sopenharmony_ci#define SDR0_MFR 0x4300 4262306a36Sopenharmony_ci#define SDR0_MFR_TAH0 0x80000000 /* TAHOE0 Enable */ 4362306a36Sopenharmony_ci#define SDR0_MFR_TAH1 0x40000000 /* TAHOE1 Enable */ 4462306a36Sopenharmony_ci#define SDR0_MFR_PCM 0x10000000 /* PPC440GP irq compat mode */ 4562306a36Sopenharmony_ci#define SDR0_MFR_ECS 0x08000000 /* EMAC int clk */ 4662306a36Sopenharmony_ci#define SDR0_MFR_T0TXFL 0x00080000 4762306a36Sopenharmony_ci#define SDR0_MFR_T0TXFH 0x00040000 4862306a36Sopenharmony_ci#define SDR0_MFR_T1TXFL 0x00020000 4962306a36Sopenharmony_ci#define SDR0_MFR_T1TXFH 0x00010000 5062306a36Sopenharmony_ci#define SDR0_MFR_E0TXFL 0x00008000 5162306a36Sopenharmony_ci#define SDR0_MFR_E0TXFH 0x00004000 5262306a36Sopenharmony_ci#define SDR0_MFR_E0RXFL 0x00002000 5362306a36Sopenharmony_ci#define SDR0_MFR_E0RXFH 0x00001000 5462306a36Sopenharmony_ci#define SDR0_MFR_E1TXFL 0x00000800 5562306a36Sopenharmony_ci#define SDR0_MFR_E1TXFH 0x00000400 5662306a36Sopenharmony_ci#define SDR0_MFR_E1RXFL 0x00000200 5762306a36Sopenharmony_ci#define SDR0_MFR_E1RXFH 0x00000100 5862306a36Sopenharmony_ci#define SDR0_MFR_E2TXFL 0x00000080 5962306a36Sopenharmony_ci#define SDR0_MFR_E2TXFH 0x00000040 6062306a36Sopenharmony_ci#define SDR0_MFR_E2RXFL 0x00000020 6162306a36Sopenharmony_ci#define SDR0_MFR_E2RXFH 0x00000010 6262306a36Sopenharmony_ci#define SDR0_MFR_E3TXFL 0x00000008 6362306a36Sopenharmony_ci#define SDR0_MFR_E3TXFH 0x00000004 6462306a36Sopenharmony_ci#define SDR0_MFR_E3RXFL 0x00000002 6562306a36Sopenharmony_ci#define SDR0_MFR_E3RXFH 0x00000001 6662306a36Sopenharmony_ci#define SDR0_UART0 0x0120 6762306a36Sopenharmony_ci#define SDR0_UART1 0x0121 6862306a36Sopenharmony_ci#define SDR0_UART2 0x0122 6962306a36Sopenharmony_ci#define SDR0_UART3 0x0123 7062306a36Sopenharmony_ci#define SDR0_CUST0 0x4000 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci/* SDR for 405EZ */ 7362306a36Sopenharmony_ci#define DCRN_SDR_ICINTSTAT 0x4510 7462306a36Sopenharmony_ci#define ICINTSTAT_ICRX 0x80000000 7562306a36Sopenharmony_ci#define ICINTSTAT_ICTX0 0x40000000 7662306a36Sopenharmony_ci#define ICINTSTAT_ICTX1 0x20000000 7762306a36Sopenharmony_ci#define ICINTSTAT_ICTX 0x60000000 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci/* SDRs (460EX/460GT) */ 8062306a36Sopenharmony_ci#define SDR0_ETH_CFG 0x4103 8162306a36Sopenharmony_ci#define SDR0_ETH_CFG_ECS 0x00000100 /* EMAC int clk source */ 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci/* 8462306a36Sopenharmony_ci * All those DCR register addresses are offsets from the base address 8562306a36Sopenharmony_ci * for the SRAM0 controller (e.g. 0x20 on 440GX). The base address is 8662306a36Sopenharmony_ci * excluded here and configured in the device tree. 8762306a36Sopenharmony_ci */ 8862306a36Sopenharmony_ci#define DCRN_SRAM0_SB0CR 0x00 8962306a36Sopenharmony_ci#define DCRN_SRAM0_SB1CR 0x01 9062306a36Sopenharmony_ci#define DCRN_SRAM0_SB2CR 0x02 9162306a36Sopenharmony_ci#define DCRN_SRAM0_SB3CR 0x03 9262306a36Sopenharmony_ci#define SRAM_SBCR_BU_MASK 0x00000180 9362306a36Sopenharmony_ci#define SRAM_SBCR_BS_64KB 0x00000800 9462306a36Sopenharmony_ci#define SRAM_SBCR_BU_RO 0x00000080 9562306a36Sopenharmony_ci#define SRAM_SBCR_BU_RW 0x00000180 9662306a36Sopenharmony_ci#define DCRN_SRAM0_BEAR 0x04 9762306a36Sopenharmony_ci#define DCRN_SRAM0_BESR0 0x05 9862306a36Sopenharmony_ci#define DCRN_SRAM0_BESR1 0x06 9962306a36Sopenharmony_ci#define DCRN_SRAM0_PMEG 0x07 10062306a36Sopenharmony_ci#define DCRN_SRAM0_CID 0x08 10162306a36Sopenharmony_ci#define DCRN_SRAM0_REVID 0x09 10262306a36Sopenharmony_ci#define DCRN_SRAM0_DPC 0x0a 10362306a36Sopenharmony_ci#define SRAM_DPC_ENABLE 0x80000000 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci/* 10662306a36Sopenharmony_ci * All those DCR register addresses are offsets from the base address 10762306a36Sopenharmony_ci * for the SRAM0 controller (e.g. 0x30 on 440GX). The base address is 10862306a36Sopenharmony_ci * excluded here and configured in the device tree. 10962306a36Sopenharmony_ci */ 11062306a36Sopenharmony_ci#define DCRN_L2C0_CFG 0x00 11162306a36Sopenharmony_ci#define L2C_CFG_L2M 0x80000000 11262306a36Sopenharmony_ci#define L2C_CFG_ICU 0x40000000 11362306a36Sopenharmony_ci#define L2C_CFG_DCU 0x20000000 11462306a36Sopenharmony_ci#define L2C_CFG_DCW_MASK 0x1e000000 11562306a36Sopenharmony_ci#define L2C_CFG_TPC 0x01000000 11662306a36Sopenharmony_ci#define L2C_CFG_CPC 0x00800000 11762306a36Sopenharmony_ci#define L2C_CFG_FRAN 0x00200000 11862306a36Sopenharmony_ci#define L2C_CFG_SS_MASK 0x00180000 11962306a36Sopenharmony_ci#define L2C_CFG_SS_256 0x00000000 12062306a36Sopenharmony_ci#define L2C_CFG_CPIM 0x00040000 12162306a36Sopenharmony_ci#define L2C_CFG_TPIM 0x00020000 12262306a36Sopenharmony_ci#define L2C_CFG_LIM 0x00010000 12362306a36Sopenharmony_ci#define L2C_CFG_PMUX_MASK 0x00007000 12462306a36Sopenharmony_ci#define L2C_CFG_PMUX_SNP 0x00000000 12562306a36Sopenharmony_ci#define L2C_CFG_PMUX_IF 0x00001000 12662306a36Sopenharmony_ci#define L2C_CFG_PMUX_DF 0x00002000 12762306a36Sopenharmony_ci#define L2C_CFG_PMUX_DS 0x00003000 12862306a36Sopenharmony_ci#define L2C_CFG_PMIM 0x00000800 12962306a36Sopenharmony_ci#define L2C_CFG_TPEI 0x00000400 13062306a36Sopenharmony_ci#define L2C_CFG_CPEI 0x00000200 13162306a36Sopenharmony_ci#define L2C_CFG_NAM 0x00000100 13262306a36Sopenharmony_ci#define L2C_CFG_SMCM 0x00000080 13362306a36Sopenharmony_ci#define L2C_CFG_NBRM 0x00000040 13462306a36Sopenharmony_ci#define L2C_CFG_RDBW 0x00000008 /* only 460EX/GT */ 13562306a36Sopenharmony_ci#define DCRN_L2C0_CMD 0x01 13662306a36Sopenharmony_ci#define L2C_CMD_CLR 0x80000000 13762306a36Sopenharmony_ci#define L2C_CMD_DIAG 0x40000000 13862306a36Sopenharmony_ci#define L2C_CMD_INV 0x20000000 13962306a36Sopenharmony_ci#define L2C_CMD_CCP 0x10000000 14062306a36Sopenharmony_ci#define L2C_CMD_CTE 0x08000000 14162306a36Sopenharmony_ci#define L2C_CMD_STRC 0x04000000 14262306a36Sopenharmony_ci#define L2C_CMD_STPC 0x02000000 14362306a36Sopenharmony_ci#define L2C_CMD_RPMC 0x01000000 14462306a36Sopenharmony_ci#define L2C_CMD_HCC 0x00800000 14562306a36Sopenharmony_ci#define DCRN_L2C0_ADDR 0x02 14662306a36Sopenharmony_ci#define DCRN_L2C0_DATA 0x03 14762306a36Sopenharmony_ci#define DCRN_L2C0_SR 0x04 14862306a36Sopenharmony_ci#define L2C_SR_CC 0x80000000 14962306a36Sopenharmony_ci#define L2C_SR_CPE 0x40000000 15062306a36Sopenharmony_ci#define L2C_SR_TPE 0x20000000 15162306a36Sopenharmony_ci#define L2C_SR_LRU 0x10000000 15262306a36Sopenharmony_ci#define L2C_SR_PCS 0x08000000 15362306a36Sopenharmony_ci#define DCRN_L2C0_REVID 0x05 15462306a36Sopenharmony_ci#define DCRN_L2C0_SNP0 0x06 15562306a36Sopenharmony_ci#define DCRN_L2C0_SNP1 0x07 15662306a36Sopenharmony_ci#define L2C_SNP_BA_MASK 0xffff0000 15762306a36Sopenharmony_ci#define L2C_SNP_SSR_MASK 0x0000f000 15862306a36Sopenharmony_ci#define L2C_SNP_SSR_32G 0x0000f000 15962306a36Sopenharmony_ci#define L2C_SNP_ESR 0x00000800 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci/* 16262306a36Sopenharmony_ci * DCR register offsets for 440SP/440SPe I2O/DMA controller. 16362306a36Sopenharmony_ci * The base address is configured in the device tree. 16462306a36Sopenharmony_ci */ 16562306a36Sopenharmony_ci#define DCRN_I2O0_IBAL 0x006 16662306a36Sopenharmony_ci#define DCRN_I2O0_IBAH 0x007 16762306a36Sopenharmony_ci#define I2O_REG_ENABLE 0x00000001 /* Enable I2O/DMA access */ 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci/* 440SP/440SPe Software Reset DCR */ 17062306a36Sopenharmony_ci#define DCRN_SDR0_SRST 0x0200 17162306a36Sopenharmony_ci#define DCRN_SDR0_SRST_I2ODMA (0x80000000 >> 15) /* Reset I2O/DMA */ 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci/* 440SP/440SPe Memory Queue DCR offsets */ 17462306a36Sopenharmony_ci#define DCRN_MQ0_XORBA 0x04 17562306a36Sopenharmony_ci#define DCRN_MQ0_CF2H 0x06 17662306a36Sopenharmony_ci#define DCRN_MQ0_CFBHL 0x0f 17762306a36Sopenharmony_ci#define DCRN_MQ0_BAUH 0x10 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci/* HB/LL Paths Configuration Register */ 18062306a36Sopenharmony_ci#define MQ0_CFBHL_TPLM 28 18162306a36Sopenharmony_ci#define MQ0_CFBHL_HBCL 23 18262306a36Sopenharmony_ci#define MQ0_CFBHL_POLY 15 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci#endif /* __DCR_REGS_H__ */ 185