162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
262306a36Sopenharmony_ci#ifndef _ASM_POWERPC_PGTABLE_RADIX_H
362306a36Sopenharmony_ci#define _ASM_POWERPC_PGTABLE_RADIX_H
462306a36Sopenharmony_ci
562306a36Sopenharmony_ci#include <asm/asm-const.h>
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#ifndef __ASSEMBLY__
862306a36Sopenharmony_ci#include <asm/cmpxchg.h>
962306a36Sopenharmony_ci#endif
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#ifdef CONFIG_PPC_64K_PAGES
1262306a36Sopenharmony_ci#include <asm/book3s/64/radix-64k.h>
1362306a36Sopenharmony_ci#else
1462306a36Sopenharmony_ci#include <asm/book3s/64/radix-4k.h>
1562306a36Sopenharmony_ci#endif
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#ifndef __ASSEMBLY__
1862306a36Sopenharmony_ci#include <asm/book3s/64/tlbflush-radix.h>
1962306a36Sopenharmony_ci#include <asm/cpu_has_feature.h>
2062306a36Sopenharmony_ci#endif
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci/* An empty PTE can still have a R or C writeback */
2362306a36Sopenharmony_ci#define RADIX_PTE_NONE_MASK		(_PAGE_DIRTY | _PAGE_ACCESSED)
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci/* Bits to set in a RPMD/RPUD/RPGD */
2662306a36Sopenharmony_ci#define RADIX_PMD_VAL_BITS		(0x8000000000000000UL | RADIX_PTE_INDEX_SIZE)
2762306a36Sopenharmony_ci#define RADIX_PUD_VAL_BITS		(0x8000000000000000UL | RADIX_PMD_INDEX_SIZE)
2862306a36Sopenharmony_ci#define RADIX_PGD_VAL_BITS		(0x8000000000000000UL | RADIX_PUD_INDEX_SIZE)
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci/* Don't have anything in the reserved bits and leaf bits */
3162306a36Sopenharmony_ci#define RADIX_PMD_BAD_BITS		0x60000000000000e0UL
3262306a36Sopenharmony_ci#define RADIX_PUD_BAD_BITS		0x60000000000000e0UL
3362306a36Sopenharmony_ci#define RADIX_P4D_BAD_BITS		0x60000000000000e0UL
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci#define RADIX_PMD_SHIFT		(PAGE_SHIFT + RADIX_PTE_INDEX_SIZE)
3662306a36Sopenharmony_ci#define RADIX_PUD_SHIFT		(RADIX_PMD_SHIFT + RADIX_PMD_INDEX_SIZE)
3762306a36Sopenharmony_ci#define RADIX_PGD_SHIFT		(RADIX_PUD_SHIFT + RADIX_PUD_INDEX_SIZE)
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#define R_PTRS_PER_PTE		(1 << RADIX_PTE_INDEX_SIZE)
4062306a36Sopenharmony_ci#define R_PTRS_PER_PMD		(1 << RADIX_PMD_INDEX_SIZE)
4162306a36Sopenharmony_ci#define R_PTRS_PER_PUD		(1 << RADIX_PUD_INDEX_SIZE)
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci/*
4462306a36Sopenharmony_ci * Size of EA range mapped by our pagetables.
4562306a36Sopenharmony_ci */
4662306a36Sopenharmony_ci#define RADIX_PGTABLE_EADDR_SIZE (RADIX_PTE_INDEX_SIZE + RADIX_PMD_INDEX_SIZE +	\
4762306a36Sopenharmony_ci			      RADIX_PUD_INDEX_SIZE + RADIX_PGD_INDEX_SIZE + PAGE_SHIFT)
4862306a36Sopenharmony_ci#define RADIX_PGTABLE_RANGE (ASM_CONST(1) << RADIX_PGTABLE_EADDR_SIZE)
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci/*
5162306a36Sopenharmony_ci * We support 52 bit address space, Use top bit for kernel
5262306a36Sopenharmony_ci * virtual mapping. Also make sure kernel fit in the top
5362306a36Sopenharmony_ci * quadrant.
5462306a36Sopenharmony_ci *
5562306a36Sopenharmony_ci *           +------------------+
5662306a36Sopenharmony_ci *           +------------------+  Kernel virtual map (0xc008000000000000)
5762306a36Sopenharmony_ci *           |                  |
5862306a36Sopenharmony_ci *           |                  |
5962306a36Sopenharmony_ci *           |                  |
6062306a36Sopenharmony_ci * 0b11......+------------------+  Kernel linear map (0xc....)
6162306a36Sopenharmony_ci *           |                  |
6262306a36Sopenharmony_ci *           |     2 quadrant   |
6362306a36Sopenharmony_ci *           |                  |
6462306a36Sopenharmony_ci * 0b10......+------------------+
6562306a36Sopenharmony_ci *           |                  |
6662306a36Sopenharmony_ci *           |    1 quadrant    |
6762306a36Sopenharmony_ci *           |                  |
6862306a36Sopenharmony_ci * 0b01......+------------------+
6962306a36Sopenharmony_ci *           |                  |
7062306a36Sopenharmony_ci *           |    0 quadrant    |
7162306a36Sopenharmony_ci *           |                  |
7262306a36Sopenharmony_ci * 0b00......+------------------+
7362306a36Sopenharmony_ci *
7462306a36Sopenharmony_ci *
7562306a36Sopenharmony_ci * 3rd quadrant expanded:
7662306a36Sopenharmony_ci * +------------------------------+  Highest address (0xc010000000000000)
7762306a36Sopenharmony_ci * +------------------------------+  KASAN shadow end (0xc00fc00000000000)
7862306a36Sopenharmony_ci * |                              |
7962306a36Sopenharmony_ci * |                              |
8062306a36Sopenharmony_ci * +------------------------------+  Kernel vmemmap end/shadow start (0xc00e000000000000)
8162306a36Sopenharmony_ci * |                              |
8262306a36Sopenharmony_ci * |           512TB		  |
8362306a36Sopenharmony_ci * |                              |
8462306a36Sopenharmony_ci * +------------------------------+  Kernel IO map end/vmemap start
8562306a36Sopenharmony_ci * |                              |
8662306a36Sopenharmony_ci * |           512TB		  |
8762306a36Sopenharmony_ci * |                              |
8862306a36Sopenharmony_ci * +------------------------------+  Kernel vmap end/ IO map start
8962306a36Sopenharmony_ci * |                              |
9062306a36Sopenharmony_ci * |           512TB		  |
9162306a36Sopenharmony_ci * |                              |
9262306a36Sopenharmony_ci * +------------------------------+  Kernel virt start (0xc008000000000000)
9362306a36Sopenharmony_ci * |                              |
9462306a36Sopenharmony_ci * |                              |
9562306a36Sopenharmony_ci * |                              |
9662306a36Sopenharmony_ci * +------------------------------+  Kernel linear (0xc.....)
9762306a36Sopenharmony_ci */
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci/* For the sizes of the shadow area, see kasan.h */
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci/*
10262306a36Sopenharmony_ci * If we store section details in page->flags we can't increase the MAX_PHYSMEM_BITS
10362306a36Sopenharmony_ci * if we increase SECTIONS_WIDTH we will not store node details in page->flags and
10462306a36Sopenharmony_ci * page_to_nid does a page->section->node lookup
10562306a36Sopenharmony_ci * Hence only increase for VMEMMAP. Further depending on SPARSEMEM_EXTREME reduce
10662306a36Sopenharmony_ci * memory requirements with large number of sections.
10762306a36Sopenharmony_ci * 51 bits is the max physical real address on POWER9
10862306a36Sopenharmony_ci */
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci#if defined(CONFIG_SPARSEMEM_VMEMMAP) && defined(CONFIG_SPARSEMEM_EXTREME)
11162306a36Sopenharmony_ci#define R_MAX_PHYSMEM_BITS	51
11262306a36Sopenharmony_ci#else
11362306a36Sopenharmony_ci#define R_MAX_PHYSMEM_BITS	46
11462306a36Sopenharmony_ci#endif
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci#define RADIX_KERN_VIRT_START	ASM_CONST(0xc008000000000000)
11762306a36Sopenharmony_ci/*
11862306a36Sopenharmony_ci * 49 =  MAX_EA_BITS_PER_CONTEXT (hash specific). To make sure we pick
11962306a36Sopenharmony_ci * the same value as hash.
12062306a36Sopenharmony_ci */
12162306a36Sopenharmony_ci#define RADIX_KERN_MAP_SIZE	(1UL << 49)
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci#define RADIX_VMALLOC_START	RADIX_KERN_VIRT_START
12462306a36Sopenharmony_ci#define RADIX_VMALLOC_SIZE	RADIX_KERN_MAP_SIZE
12562306a36Sopenharmony_ci#define RADIX_VMALLOC_END	(RADIX_VMALLOC_START + RADIX_VMALLOC_SIZE)
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci#define RADIX_KERN_IO_START	RADIX_VMALLOC_END
12862306a36Sopenharmony_ci#define RADIX_KERN_IO_SIZE	RADIX_KERN_MAP_SIZE
12962306a36Sopenharmony_ci#define RADIX_KERN_IO_END	(RADIX_KERN_IO_START + RADIX_KERN_IO_SIZE)
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci#define RADIX_VMEMMAP_START	RADIX_KERN_IO_END
13262306a36Sopenharmony_ci#define RADIX_VMEMMAP_SIZE	RADIX_KERN_MAP_SIZE
13362306a36Sopenharmony_ci#define RADIX_VMEMMAP_END	(RADIX_VMEMMAP_START + RADIX_VMEMMAP_SIZE)
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci#ifndef __ASSEMBLY__
13662306a36Sopenharmony_ci#define RADIX_PTE_TABLE_SIZE	(sizeof(pte_t) << RADIX_PTE_INDEX_SIZE)
13762306a36Sopenharmony_ci#define RADIX_PMD_TABLE_SIZE	(sizeof(pmd_t) << RADIX_PMD_INDEX_SIZE)
13862306a36Sopenharmony_ci#define RADIX_PUD_TABLE_SIZE	(sizeof(pud_t) << RADIX_PUD_INDEX_SIZE)
13962306a36Sopenharmony_ci#define RADIX_PGD_TABLE_SIZE	(sizeof(pgd_t) << RADIX_PGD_INDEX_SIZE)
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci#ifdef CONFIG_STRICT_KERNEL_RWX
14262306a36Sopenharmony_ciextern void radix__mark_rodata_ro(void);
14362306a36Sopenharmony_ciextern void radix__mark_initmem_nx(void);
14462306a36Sopenharmony_ci#endif
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ciextern void radix__ptep_set_access_flags(struct vm_area_struct *vma, pte_t *ptep,
14762306a36Sopenharmony_ci					 pte_t entry, unsigned long address,
14862306a36Sopenharmony_ci					 int psize);
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ciextern void radix__ptep_modify_prot_commit(struct vm_area_struct *vma,
15162306a36Sopenharmony_ci					   unsigned long addr, pte_t *ptep,
15262306a36Sopenharmony_ci					   pte_t old_pte, pte_t pte);
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_cistatic inline unsigned long __radix_pte_update(pte_t *ptep, unsigned long clr,
15562306a36Sopenharmony_ci					       unsigned long set)
15662306a36Sopenharmony_ci{
15762306a36Sopenharmony_ci	__be64 old_be, tmp_be;
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	__asm__ __volatile__(
16062306a36Sopenharmony_ci	"1:	ldarx	%0,0,%3		# pte_update\n"
16162306a36Sopenharmony_ci	"	andc	%1,%0,%5	\n"
16262306a36Sopenharmony_ci	"	or	%1,%1,%4	\n"
16362306a36Sopenharmony_ci	"	stdcx.	%1,0,%3		\n"
16462306a36Sopenharmony_ci	"	bne-	1b"
16562306a36Sopenharmony_ci	: "=&r" (old_be), "=&r" (tmp_be), "=m" (*ptep)
16662306a36Sopenharmony_ci	: "r" (ptep), "r" (cpu_to_be64(set)), "r" (cpu_to_be64(clr))
16762306a36Sopenharmony_ci	: "cc" );
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	return be64_to_cpu(old_be);
17062306a36Sopenharmony_ci}
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_cistatic inline unsigned long radix__pte_update(struct mm_struct *mm,
17362306a36Sopenharmony_ci					unsigned long addr,
17462306a36Sopenharmony_ci					pte_t *ptep, unsigned long clr,
17562306a36Sopenharmony_ci					unsigned long set,
17662306a36Sopenharmony_ci					int huge)
17762306a36Sopenharmony_ci{
17862306a36Sopenharmony_ci	unsigned long old_pte;
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	old_pte = __radix_pte_update(ptep, clr, set);
18162306a36Sopenharmony_ci	if (!huge)
18262306a36Sopenharmony_ci		assert_pte_locked(mm, addr);
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	return old_pte;
18562306a36Sopenharmony_ci}
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_cistatic inline pte_t radix__ptep_get_and_clear_full(struct mm_struct *mm,
18862306a36Sopenharmony_ci						   unsigned long addr,
18962306a36Sopenharmony_ci						   pte_t *ptep, int full)
19062306a36Sopenharmony_ci{
19162306a36Sopenharmony_ci	unsigned long old_pte;
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	if (full) {
19462306a36Sopenharmony_ci		old_pte = pte_val(*ptep);
19562306a36Sopenharmony_ci		*ptep = __pte(0);
19662306a36Sopenharmony_ci	} else
19762306a36Sopenharmony_ci		old_pte = radix__pte_update(mm, addr, ptep, ~0ul, 0, 0);
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci	return __pte(old_pte);
20062306a36Sopenharmony_ci}
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic inline int radix__pte_same(pte_t pte_a, pte_t pte_b)
20362306a36Sopenharmony_ci{
20462306a36Sopenharmony_ci	return ((pte_raw(pte_a) ^ pte_raw(pte_b)) == 0);
20562306a36Sopenharmony_ci}
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_cistatic inline int radix__pte_none(pte_t pte)
20862306a36Sopenharmony_ci{
20962306a36Sopenharmony_ci	return (pte_val(pte) & ~RADIX_PTE_NONE_MASK) == 0;
21062306a36Sopenharmony_ci}
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_cistatic inline void radix__set_pte_at(struct mm_struct *mm, unsigned long addr,
21362306a36Sopenharmony_ci				 pte_t *ptep, pte_t pte, int percpu)
21462306a36Sopenharmony_ci{
21562306a36Sopenharmony_ci	*ptep = pte;
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci	/*
21862306a36Sopenharmony_ci	 * The architecture suggests a ptesync after setting the pte, which
21962306a36Sopenharmony_ci	 * orders the store that updates the pte with subsequent page table
22062306a36Sopenharmony_ci	 * walk accesses which may load the pte. Without this it may be
22162306a36Sopenharmony_ci	 * possible for a subsequent access to result in spurious fault.
22262306a36Sopenharmony_ci	 *
22362306a36Sopenharmony_ci	 * This is not necessary for correctness, because a spurious fault
22462306a36Sopenharmony_ci	 * is tolerated by the page fault handler, and this store will
22562306a36Sopenharmony_ci	 * eventually be seen. In testing, there was no noticable increase
22662306a36Sopenharmony_ci	 * in user faults on POWER9. Avoiding ptesync here is a significant
22762306a36Sopenharmony_ci	 * win for things like fork. If a future microarchitecture benefits
22862306a36Sopenharmony_ci	 * from ptesync, it should probably go into update_mmu_cache, rather
22962306a36Sopenharmony_ci	 * than set_pte_at (which is used to set ptes unrelated to faults).
23062306a36Sopenharmony_ci	 *
23162306a36Sopenharmony_ci	 * Spurious faults from the kernel memory are not tolerated, so there
23262306a36Sopenharmony_ci	 * is a ptesync in flush_cache_vmap, and __map_kernel_page() follows
23362306a36Sopenharmony_ci	 * the pte update sequence from ISA Book III 6.10 Translation Table
23462306a36Sopenharmony_ci	 * Update Synchronization Requirements.
23562306a36Sopenharmony_ci	 */
23662306a36Sopenharmony_ci}
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_cistatic inline int radix__pmd_bad(pmd_t pmd)
23962306a36Sopenharmony_ci{
24062306a36Sopenharmony_ci	return !!(pmd_val(pmd) & RADIX_PMD_BAD_BITS);
24162306a36Sopenharmony_ci}
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_cistatic inline int radix__pmd_same(pmd_t pmd_a, pmd_t pmd_b)
24462306a36Sopenharmony_ci{
24562306a36Sopenharmony_ci	return ((pmd_raw(pmd_a) ^ pmd_raw(pmd_b)) == 0);
24662306a36Sopenharmony_ci}
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_cistatic inline int radix__pud_bad(pud_t pud)
24962306a36Sopenharmony_ci{
25062306a36Sopenharmony_ci	return !!(pud_val(pud) & RADIX_PUD_BAD_BITS);
25162306a36Sopenharmony_ci}
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_cistatic inline int radix__pud_same(pud_t pud_a, pud_t pud_b)
25462306a36Sopenharmony_ci{
25562306a36Sopenharmony_ci	return ((pud_raw(pud_a) ^ pud_raw(pud_b)) == 0);
25662306a36Sopenharmony_ci}
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic inline int radix__p4d_bad(p4d_t p4d)
25962306a36Sopenharmony_ci{
26062306a36Sopenharmony_ci	return !!(p4d_val(p4d) & RADIX_P4D_BAD_BITS);
26162306a36Sopenharmony_ci}
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci#ifdef CONFIG_TRANSPARENT_HUGEPAGE
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_cistatic inline int radix__pmd_trans_huge(pmd_t pmd)
26662306a36Sopenharmony_ci{
26762306a36Sopenharmony_ci	return (pmd_val(pmd) & (_PAGE_PTE | _PAGE_DEVMAP)) == _PAGE_PTE;
26862306a36Sopenharmony_ci}
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_cistatic inline pmd_t radix__pmd_mkhuge(pmd_t pmd)
27162306a36Sopenharmony_ci{
27262306a36Sopenharmony_ci	return __pmd(pmd_val(pmd) | _PAGE_PTE);
27362306a36Sopenharmony_ci}
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_cistatic inline int radix__pud_trans_huge(pud_t pud)
27662306a36Sopenharmony_ci{
27762306a36Sopenharmony_ci	return (pud_val(pud) & (_PAGE_PTE | _PAGE_DEVMAP)) == _PAGE_PTE;
27862306a36Sopenharmony_ci}
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_cistatic inline pud_t radix__pud_mkhuge(pud_t pud)
28162306a36Sopenharmony_ci{
28262306a36Sopenharmony_ci	return __pud(pud_val(pud) | _PAGE_PTE);
28362306a36Sopenharmony_ci}
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ciextern unsigned long radix__pmd_hugepage_update(struct mm_struct *mm, unsigned long addr,
28662306a36Sopenharmony_ci					  pmd_t *pmdp, unsigned long clr,
28762306a36Sopenharmony_ci					  unsigned long set);
28862306a36Sopenharmony_ciextern unsigned long radix__pud_hugepage_update(struct mm_struct *mm, unsigned long addr,
28962306a36Sopenharmony_ci						pud_t *pudp, unsigned long clr,
29062306a36Sopenharmony_ci						unsigned long set);
29162306a36Sopenharmony_ciextern pmd_t radix__pmdp_collapse_flush(struct vm_area_struct *vma,
29262306a36Sopenharmony_ci				  unsigned long address, pmd_t *pmdp);
29362306a36Sopenharmony_ciextern void radix__pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
29462306a36Sopenharmony_ci					pgtable_t pgtable);
29562306a36Sopenharmony_ciextern pgtable_t radix__pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
29662306a36Sopenharmony_ciextern pmd_t radix__pmdp_huge_get_and_clear(struct mm_struct *mm,
29762306a36Sopenharmony_ci				      unsigned long addr, pmd_t *pmdp);
29862306a36Sopenharmony_cipud_t radix__pudp_huge_get_and_clear(struct mm_struct *mm,
29962306a36Sopenharmony_ci				     unsigned long addr, pud_t *pudp);
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_cistatic inline int radix__has_transparent_hugepage(void)
30262306a36Sopenharmony_ci{
30362306a36Sopenharmony_ci	/* For radix 2M at PMD level means thp */
30462306a36Sopenharmony_ci	if (mmu_psize_defs[MMU_PAGE_2M].shift == PMD_SHIFT)
30562306a36Sopenharmony_ci		return 1;
30662306a36Sopenharmony_ci	return 0;
30762306a36Sopenharmony_ci}
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_cistatic inline int radix__has_transparent_pud_hugepage(void)
31062306a36Sopenharmony_ci{
31162306a36Sopenharmony_ci	/* For radix 1G at PUD level means pud hugepage support */
31262306a36Sopenharmony_ci	if (mmu_psize_defs[MMU_PAGE_1G].shift == PUD_SHIFT)
31362306a36Sopenharmony_ci		return 1;
31462306a36Sopenharmony_ci	return 0;
31562306a36Sopenharmony_ci}
31662306a36Sopenharmony_ci#endif
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_cistatic inline pmd_t radix__pmd_mkdevmap(pmd_t pmd)
31962306a36Sopenharmony_ci{
32062306a36Sopenharmony_ci	return __pmd(pmd_val(pmd) | (_PAGE_PTE | _PAGE_DEVMAP));
32162306a36Sopenharmony_ci}
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_cistatic inline pud_t radix__pud_mkdevmap(pud_t pud)
32462306a36Sopenharmony_ci{
32562306a36Sopenharmony_ci	return __pud(pud_val(pud) | (_PAGE_PTE | _PAGE_DEVMAP));
32662306a36Sopenharmony_ci}
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_cistruct vmem_altmap;
32962306a36Sopenharmony_cistruct dev_pagemap;
33062306a36Sopenharmony_ciextern int __meminit radix__vmemmap_create_mapping(unsigned long start,
33162306a36Sopenharmony_ci					     unsigned long page_size,
33262306a36Sopenharmony_ci					     unsigned long phys);
33362306a36Sopenharmony_ciint __meminit radix__vmemmap_populate(unsigned long start, unsigned long end,
33462306a36Sopenharmony_ci				      int node, struct vmem_altmap *altmap);
33562306a36Sopenharmony_civoid __ref radix__vmemmap_free(unsigned long start, unsigned long end,
33662306a36Sopenharmony_ci			       struct vmem_altmap *altmap);
33762306a36Sopenharmony_ciextern void radix__vmemmap_remove_mapping(unsigned long start,
33862306a36Sopenharmony_ci				    unsigned long page_size);
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ciextern int radix__map_kernel_page(unsigned long ea, unsigned long pa,
34162306a36Sopenharmony_ci				 pgprot_t flags, unsigned int psz);
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_cistatic inline unsigned long radix__get_tree_size(void)
34462306a36Sopenharmony_ci{
34562306a36Sopenharmony_ci	unsigned long rts_field;
34662306a36Sopenharmony_ci	/*
34762306a36Sopenharmony_ci	 * We support 52 bits, hence:
34862306a36Sopenharmony_ci	 * bits 52 - 31 = 21, 0b10101
34962306a36Sopenharmony_ci	 * RTS encoding details
35062306a36Sopenharmony_ci	 * bits 0 - 3 of rts -> bits 6 - 8 unsigned long
35162306a36Sopenharmony_ci	 * bits 4 - 5 of rts -> bits 62 - 63 of unsigned long
35262306a36Sopenharmony_ci	 */
35362306a36Sopenharmony_ci	rts_field = (0x5UL << 5); /* 6 - 8 bits */
35462306a36Sopenharmony_ci	rts_field |= (0x2UL << 61);
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_ci	return rts_field;
35762306a36Sopenharmony_ci}
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci#ifdef CONFIG_MEMORY_HOTPLUG
36062306a36Sopenharmony_ciint radix__create_section_mapping(unsigned long start, unsigned long end,
36162306a36Sopenharmony_ci				  int nid, pgprot_t prot);
36262306a36Sopenharmony_ciint radix__remove_section_mapping(unsigned long start, unsigned long end);
36362306a36Sopenharmony_ci#endif /* CONFIG_MEMORY_HOTPLUG */
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_civoid radix__kernel_map_pages(struct page *page, int numpages, int enable);
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci#ifdef CONFIG_ARCH_WANT_OPTIMIZE_DAX_VMEMMAP
36862306a36Sopenharmony_ci#define vmemmap_can_optimize vmemmap_can_optimize
36962306a36Sopenharmony_cibool vmemmap_can_optimize(struct vmem_altmap *altmap, struct dev_pagemap *pgmap);
37062306a36Sopenharmony_ci#endif
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci#define vmemmap_populate_compound_pages vmemmap_populate_compound_pages
37362306a36Sopenharmony_ciint __meminit vmemmap_populate_compound_pages(unsigned long start_pfn,
37462306a36Sopenharmony_ci					      unsigned long start,
37562306a36Sopenharmony_ci					      unsigned long end, int node,
37662306a36Sopenharmony_ci					      struct dev_pagemap *pgmap);
37762306a36Sopenharmony_ci#endif /* __ASSEMBLY__ */
37862306a36Sopenharmony_ci#endif
379