162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * phyCORE-MPC5200B-IO (pcm032) board Device Tree Source 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2006-2009 Pengutronix 662306a36Sopenharmony_ci * Sascha Hauer, Juergen Beisert, Wolfram Sang <kernel@pengutronix.de> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci/include/ "mpc5200b.dtsi" 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci&gpt0 { fsl,has-wdt; }; 1262306a36Sopenharmony_ci&gpt2 { gpio-controller; }; 1362306a36Sopenharmony_ci&gpt3 { gpio-controller; }; 1462306a36Sopenharmony_ci&gpt4 { gpio-controller; }; 1562306a36Sopenharmony_ci&gpt5 { gpio-controller; }; 1662306a36Sopenharmony_ci&gpt6 { gpio-controller; }; 1762306a36Sopenharmony_ci&gpt7 { gpio-controller; }; 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci/ { 2062306a36Sopenharmony_ci model = "phytec,pcm032"; 2162306a36Sopenharmony_ci compatible = "phytec,pcm032"; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci memory@0 { 2462306a36Sopenharmony_ci reg = <0x00000000 0x08000000>; // 128MB 2562306a36Sopenharmony_ci }; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci soc5200@f0000000 { 2862306a36Sopenharmony_ci psc@2000 { /* PSC1 is ac97 */ 2962306a36Sopenharmony_ci compatible = "fsl,mpc5200b-psc-ac97","fsl,mpc5200-psc-ac97"; 3062306a36Sopenharmony_ci cell-index = <0>; 3162306a36Sopenharmony_ci }; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci /* PSC2 port is used by CAN1/2 */ 3462306a36Sopenharmony_ci psc@2200 { 3562306a36Sopenharmony_ci status = "disabled"; 3662306a36Sopenharmony_ci }; 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci psc@2400 { /* PSC3 in UART mode */ 3962306a36Sopenharmony_ci compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart"; 4062306a36Sopenharmony_ci }; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci /* PSC4 is ??? */ 4362306a36Sopenharmony_ci psc@2600 { 4462306a36Sopenharmony_ci status = "disabled"; 4562306a36Sopenharmony_ci }; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci /* PSC5 is ??? */ 4862306a36Sopenharmony_ci psc@2800 { 4962306a36Sopenharmony_ci status = "disabled"; 5062306a36Sopenharmony_ci }; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci psc@2c00 { /* PSC6 in UART mode */ 5362306a36Sopenharmony_ci compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart"; 5462306a36Sopenharmony_ci }; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci ethernet@3000 { 5762306a36Sopenharmony_ci phy-handle = <&phy0>; 5862306a36Sopenharmony_ci }; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci mdio@3000 { 6162306a36Sopenharmony_ci phy0: ethernet-phy@0 { 6262306a36Sopenharmony_ci reg = <0>; 6362306a36Sopenharmony_ci }; 6462306a36Sopenharmony_ci }; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci i2c@3d40 { 6762306a36Sopenharmony_ci rtc@51 { 6862306a36Sopenharmony_ci compatible = "nxp,pcf8563"; 6962306a36Sopenharmony_ci reg = <0x51>; 7062306a36Sopenharmony_ci }; 7162306a36Sopenharmony_ci eeprom@52 { 7262306a36Sopenharmony_ci compatible = "catalyst,24c32", "atmel,24c32"; 7362306a36Sopenharmony_ci reg = <0x52>; 7462306a36Sopenharmony_ci pagesize = <32>; 7562306a36Sopenharmony_ci }; 7662306a36Sopenharmony_ci }; 7762306a36Sopenharmony_ci }; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci pci@f0000d00 { 8062306a36Sopenharmony_ci interrupt-map-mask = <0xf800 0 0 7>; 8162306a36Sopenharmony_ci interrupt-map = <0xc000 0 0 1 &mpc5200_pic 0 0 3 // 1st slot 8262306a36Sopenharmony_ci 0xc000 0 0 2 &mpc5200_pic 1 1 3 8362306a36Sopenharmony_ci 0xc000 0 0 3 &mpc5200_pic 1 2 3 8462306a36Sopenharmony_ci 0xc000 0 0 4 &mpc5200_pic 1 3 3 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci 0xc800 0 0 1 &mpc5200_pic 1 1 3 // 2nd slot 8762306a36Sopenharmony_ci 0xc800 0 0 2 &mpc5200_pic 1 2 3 8862306a36Sopenharmony_ci 0xc800 0 0 3 &mpc5200_pic 1 3 3 8962306a36Sopenharmony_ci 0xc800 0 0 4 &mpc5200_pic 0 0 3>; 9062306a36Sopenharmony_ci ranges = <0x42000000 0 0x80000000 0x80000000 0 0x20000000>, 9162306a36Sopenharmony_ci <0x02000000 0 0xa0000000 0xa0000000 0 0x10000000>, 9262306a36Sopenharmony_ci <0x01000000 0 0x00000000 0xb0000000 0 0x01000000>; 9362306a36Sopenharmony_ci }; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci localbus { 9662306a36Sopenharmony_ci ranges = <0 0 0xfe000000 0x02000000 9762306a36Sopenharmony_ci 1 0 0xfc000000 0x02000000 9862306a36Sopenharmony_ci 2 0 0xfbe00000 0x00200000 9962306a36Sopenharmony_ci 3 0 0xf9e00000 0x02000000 10062306a36Sopenharmony_ci 4 0 0xf7e00000 0x02000000 10162306a36Sopenharmony_ci 5 0 0xe6000000 0x02000000 10262306a36Sopenharmony_ci 6 0 0xe8000000 0x02000000 10362306a36Sopenharmony_ci 7 0 0xea000000 0x02000000>; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci flash@0,0 { 10662306a36Sopenharmony_ci compatible = "cfi-flash"; 10762306a36Sopenharmony_ci reg = <0 0 0x02000000>; 10862306a36Sopenharmony_ci bank-width = <4>; 10962306a36Sopenharmony_ci #size-cells = <1>; 11062306a36Sopenharmony_ci #address-cells = <1>; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci partition@0 { 11362306a36Sopenharmony_ci label = "ubootl"; 11462306a36Sopenharmony_ci reg = <0x00000000 0x00040000>; 11562306a36Sopenharmony_ci }; 11662306a36Sopenharmony_ci partition@40000 { 11762306a36Sopenharmony_ci label = "kernel"; 11862306a36Sopenharmony_ci reg = <0x00040000 0x001c0000>; 11962306a36Sopenharmony_ci }; 12062306a36Sopenharmony_ci partition@200000 { 12162306a36Sopenharmony_ci label = "jffs2"; 12262306a36Sopenharmony_ci reg = <0x00200000 0x01d00000>; 12362306a36Sopenharmony_ci }; 12462306a36Sopenharmony_ci partition@1f00000 { 12562306a36Sopenharmony_ci label = "uboot"; 12662306a36Sopenharmony_ci reg = <0x01f00000 0x00040000>; 12762306a36Sopenharmony_ci }; 12862306a36Sopenharmony_ci partition@1f40000 { 12962306a36Sopenharmony_ci label = "env"; 13062306a36Sopenharmony_ci reg = <0x01f40000 0x00040000>; 13162306a36Sopenharmony_ci }; 13262306a36Sopenharmony_ci partition@1f80000 { 13362306a36Sopenharmony_ci label = "oftree"; 13462306a36Sopenharmony_ci reg = <0x01f80000 0x00040000>; 13562306a36Sopenharmony_ci }; 13662306a36Sopenharmony_ci partition@1fc0000 { 13762306a36Sopenharmony_ci label = "space"; 13862306a36Sopenharmony_ci reg = <0x01fc0000 0x00040000>; 13962306a36Sopenharmony_ci }; 14062306a36Sopenharmony_ci }; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci sram@2,0 { 14362306a36Sopenharmony_ci compatible = "mtd-ram"; 14462306a36Sopenharmony_ci reg = <2 0 0x00200000>; 14562306a36Sopenharmony_ci bank-width = <2>; 14662306a36Sopenharmony_ci }; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci /* 14962306a36Sopenharmony_ci * example snippets for FPGA 15062306a36Sopenharmony_ci * 15162306a36Sopenharmony_ci * fpga@3,0 { 15262306a36Sopenharmony_ci * compatible = "fpga_driver"; 15362306a36Sopenharmony_ci * reg = <3 0 0x02000000>; 15462306a36Sopenharmony_ci * bank-width = <4>; 15562306a36Sopenharmony_ci * }; 15662306a36Sopenharmony_ci * 15762306a36Sopenharmony_ci * fpga@4,0 { 15862306a36Sopenharmony_ci * compatible = "fpga_driver"; 15962306a36Sopenharmony_ci * reg = <4 0 0x02000000>; 16062306a36Sopenharmony_ci * bank-width = <4>; 16162306a36Sopenharmony_ci * }; 16262306a36Sopenharmony_ci */ 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci /* 16562306a36Sopenharmony_ci * example snippets for free chipselects 16662306a36Sopenharmony_ci * 16762306a36Sopenharmony_ci * device@5,0 { 16862306a36Sopenharmony_ci * compatible = "custom_driver"; 16962306a36Sopenharmony_ci * reg = <5 0 0x02000000>; 17062306a36Sopenharmony_ci * }; 17162306a36Sopenharmony_ci * 17262306a36Sopenharmony_ci * device@6,0 { 17362306a36Sopenharmony_ci * compatible = "custom_driver"; 17462306a36Sopenharmony_ci * reg = <6 0 0x02000000>; 17562306a36Sopenharmony_ci * }; 17662306a36Sopenharmony_ci * 17762306a36Sopenharmony_ci * device@7,0 { 17862306a36Sopenharmony_ci * compatible = "custom_driver"; 17962306a36Sopenharmony_ci * reg = <7 0 0x02000000>; 18062306a36Sopenharmony_ci * }; 18162306a36Sopenharmony_ci */ 18262306a36Sopenharmony_ci }; 18362306a36Sopenharmony_ci}; 184