162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Freescale Media5200 board Device Tree Source
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright 2009 Secret Lab Technologies Ltd.
662306a36Sopenharmony_ci * Grant Likely <grant.likely@secretlab.ca>
762306a36Sopenharmony_ci * Steven Cavanagh <scavanagh@secretlab.ca>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci/include/ "mpc5200b.dtsi"
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci&gpt0 { fsl,has-wdt; };
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci/ {
1562306a36Sopenharmony_ci	model = "fsl,media5200";
1662306a36Sopenharmony_ci	compatible = "fsl,media5200";
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci	aliases {
1962306a36Sopenharmony_ci		console = &console;
2062306a36Sopenharmony_ci		ethernet0 = &eth0;
2162306a36Sopenharmony_ci	};
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci	chosen {
2462306a36Sopenharmony_ci		stdout-path = &console;
2562306a36Sopenharmony_ci	};
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci	cpus {
2862306a36Sopenharmony_ci		PowerPC,5200@0 {
2962306a36Sopenharmony_ci			timebase-frequency = <33000000>;	// 33 MHz, these were configured by U-Boot
3062306a36Sopenharmony_ci			bus-frequency = <132000000>;		// 132 MHz
3162306a36Sopenharmony_ci			clock-frequency = <396000000>;		// 396 MHz
3262306a36Sopenharmony_ci		};
3362306a36Sopenharmony_ci	};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci	memory@0 {
3662306a36Sopenharmony_ci		reg = <0x00000000 0x08000000>;	// 128MB RAM
3762306a36Sopenharmony_ci	};
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci	soc5200@f0000000 {
4062306a36Sopenharmony_ci		bus-frequency = <132000000>;// 132 MHz
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci		psc@2000 {	// PSC1
4362306a36Sopenharmony_ci			status = "disabled";
4462306a36Sopenharmony_ci		};
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci		psc@2200 {	// PSC2
4762306a36Sopenharmony_ci			status = "disabled";
4862306a36Sopenharmony_ci		};
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci		psc@2400 {	// PSC3
5162306a36Sopenharmony_ci			status = "disabled";
5262306a36Sopenharmony_ci		};
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci		psc@2600 {	// PSC4
5562306a36Sopenharmony_ci			status = "disabled";
5662306a36Sopenharmony_ci		};
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci		psc@2800 {	// PSC5
5962306a36Sopenharmony_ci			status = "disabled";
6062306a36Sopenharmony_ci		};
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci		// PSC6 in uart mode
6362306a36Sopenharmony_ci		console: psc@2c00 {		// PSC6
6462306a36Sopenharmony_ci			compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart";
6562306a36Sopenharmony_ci		};
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci		ethernet@3000 {
6862306a36Sopenharmony_ci			phy-handle = <&phy0>;
6962306a36Sopenharmony_ci		};
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci		mdio@3000 {
7262306a36Sopenharmony_ci			phy0: ethernet-phy@0 {
7362306a36Sopenharmony_ci				reg = <0>;
7462306a36Sopenharmony_ci			};
7562306a36Sopenharmony_ci		};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci		usb@1000 {
7862306a36Sopenharmony_ci			reg = <0x1000 0x100>;
7962306a36Sopenharmony_ci		};
8062306a36Sopenharmony_ci	};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci	pci@f0000d00 {
8362306a36Sopenharmony_ci		interrupt-map-mask = <0xf800 0 0 7>;
8462306a36Sopenharmony_ci		interrupt-map = <0xc000 0 0 1 &media5200_fpga 0 2 // 1st slot
8562306a36Sopenharmony_ci				 0xc000 0 0 2 &media5200_fpga 0 3
8662306a36Sopenharmony_ci				 0xc000 0 0 3 &media5200_fpga 0 4
8762306a36Sopenharmony_ci				 0xc000 0 0 4 &media5200_fpga 0 5
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci				 0xc800 0 0 1 &media5200_fpga 0 3 // 2nd slot
9062306a36Sopenharmony_ci				 0xc800 0 0 2 &media5200_fpga 0 4
9162306a36Sopenharmony_ci				 0xc800 0 0 3 &media5200_fpga 0 5
9262306a36Sopenharmony_ci				 0xc800 0 0 4 &media5200_fpga 0 2
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci				 0xd000 0 0 1 &media5200_fpga 0 4 // miniPCI
9562306a36Sopenharmony_ci				 0xd000 0 0 2 &media5200_fpga 0 5
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci				 0xe000 0 0 1 &media5200_fpga 0 5 // CoralIP
9862306a36Sopenharmony_ci				>;
9962306a36Sopenharmony_ci		ranges = <0x42000000 0 0x80000000 0x80000000 0 0x20000000>,
10062306a36Sopenharmony_ci			 <0x02000000 0 0xa0000000 0xa0000000 0 0x10000000>,
10162306a36Sopenharmony_ci			 <0x01000000 0 0x00000000 0xb0000000 0 0x01000000>;
10262306a36Sopenharmony_ci		interrupt-parent = <&mpc5200_pic>;
10362306a36Sopenharmony_ci	};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	localbus {
10662306a36Sopenharmony_ci		ranges = < 0 0 0xfc000000 0x02000000
10762306a36Sopenharmony_ci			   1 0 0xfe000000 0x02000000
10862306a36Sopenharmony_ci			   2 0 0xf0010000 0x00010000
10962306a36Sopenharmony_ci			   3 0 0xf0020000 0x00010000 >;
11062306a36Sopenharmony_ci		flash@0,0 {
11162306a36Sopenharmony_ci			compatible = "amd,am29lv28ml", "cfi-flash";
11262306a36Sopenharmony_ci			reg = <0 0x0 0x2000000>;                // 32 MB
11362306a36Sopenharmony_ci			bank-width = <4>;                       // Width in bytes of the flash bank
11462306a36Sopenharmony_ci			device-width = <2>;                     // Two devices on each bank
11562306a36Sopenharmony_ci		};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci		flash@1,0 {
11862306a36Sopenharmony_ci			compatible = "amd,am29lv28ml", "cfi-flash";
11962306a36Sopenharmony_ci			reg = <1 0 0x2000000>;                  // 32 MB
12062306a36Sopenharmony_ci			bank-width = <4>;                       // Width in bytes of the flash bank
12162306a36Sopenharmony_ci			device-width = <2>;                     // Two devices on each bank
12262306a36Sopenharmony_ci		};
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci		media5200_fpga: fpga@2,0 {
12562306a36Sopenharmony_ci			compatible = "fsl,media5200-fpga";
12662306a36Sopenharmony_ci			interrupt-controller;
12762306a36Sopenharmony_ci			#interrupt-cells = <2>;	// 0:bank 1:id; no type field
12862306a36Sopenharmony_ci			reg = <2 0 0x10000>;
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci			interrupt-parent = <&mpc5200_pic>;
13162306a36Sopenharmony_ci			interrupts = <0 0 3	// IRQ bank 0
13262306a36Sopenharmony_ci			              1 1 3>;	// IRQ bank 1
13362306a36Sopenharmony_ci		};
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci		uart@3,0 {
13662306a36Sopenharmony_ci			compatible = "ti,tl16c752bpt";
13762306a36Sopenharmony_ci			reg = <3 0 0x10000>;
13862306a36Sopenharmony_ci			interrupt-parent = <&media5200_fpga>;
13962306a36Sopenharmony_ci			interrupts = <0 0  0 1>; // 2 irqs
14062306a36Sopenharmony_ci		};
14162306a36Sopenharmony_ci	};
14262306a36Sopenharmony_ci};
143