162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Device Tree Source for IBM Embedded PPC 476 Platform
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Copyright © 2013 Tony Breeds IBM Corporation
562306a36Sopenharmony_ci * Copyright © 2013 Alistair Popple IBM Corporation
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * This file is licensed under the terms of the GNU General Public
862306a36Sopenharmony_ci * License version 2.  This program is licensed "as is" without
962306a36Sopenharmony_ci * any warranty of any kind, whether express or implied.
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci/dts-v1/;
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci/memreserve/ 0x01f00000 0x00100000;	// spin table
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci/ {
1762306a36Sopenharmony_ci	#address-cells = <2>;
1862306a36Sopenharmony_ci	#size-cells = <2>;
1962306a36Sopenharmony_ci	model = "ibm,akebono";
2062306a36Sopenharmony_ci	compatible = "ibm,akebono", "ibm,476gtr";
2162306a36Sopenharmony_ci	dcr-parent = <&{/cpus/cpu@0}>;
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci	aliases {
2462306a36Sopenharmony_ci		serial0 = &UART0;
2562306a36Sopenharmony_ci	};
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci	cpus {
2862306a36Sopenharmony_ci		#address-cells = <1>;
2962306a36Sopenharmony_ci		#size-cells = <0>;
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci		cpu@0 {
3262306a36Sopenharmony_ci			device_type = "cpu";
3362306a36Sopenharmony_ci			model = "PowerPC,476";
3462306a36Sopenharmony_ci			reg = <0>;
3562306a36Sopenharmony_ci			clock-frequency = <1600000000>; // 1.6 GHz
3662306a36Sopenharmony_ci			timebase-frequency = <100000000>; // 100Mhz
3762306a36Sopenharmony_ci			i-cache-line-size = <32>;
3862306a36Sopenharmony_ci			d-cache-line-size = <32>;
3962306a36Sopenharmony_ci			i-cache-size = <32768>;
4062306a36Sopenharmony_ci			d-cache-size = <32768>;
4162306a36Sopenharmony_ci			dcr-controller;
4262306a36Sopenharmony_ci			dcr-access-method = "native";
4362306a36Sopenharmony_ci			status = "okay";
4462306a36Sopenharmony_ci		};
4562306a36Sopenharmony_ci		cpu@1 {
4662306a36Sopenharmony_ci			device_type = "cpu";
4762306a36Sopenharmony_ci			model = "PowerPC,476";
4862306a36Sopenharmony_ci			reg = <1>;
4962306a36Sopenharmony_ci			clock-frequency = <1600000000>; // 1.6 GHz
5062306a36Sopenharmony_ci			timebase-frequency = <100000000>; // 100Mhz
5162306a36Sopenharmony_ci			i-cache-line-size = <32>;
5262306a36Sopenharmony_ci			d-cache-line-size = <32>;
5362306a36Sopenharmony_ci			i-cache-size = <32768>;
5462306a36Sopenharmony_ci			d-cache-size = <32768>;
5562306a36Sopenharmony_ci			dcr-controller;
5662306a36Sopenharmony_ci			dcr-access-method = "native";
5762306a36Sopenharmony_ci			status = "disabled";
5862306a36Sopenharmony_ci			enable-method = "spin-table";
5962306a36Sopenharmony_ci			cpu-release-addr = <0x0 0x01f00000>;
6062306a36Sopenharmony_ci		};
6162306a36Sopenharmony_ci	};
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci	memory {
6462306a36Sopenharmony_ci		device_type = "memory";
6562306a36Sopenharmony_ci		reg = <0x0 0x0 0x0 0x0>; // filled in by zImage
6662306a36Sopenharmony_ci	};
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci	MPIC: interrupt-controller {
6962306a36Sopenharmony_ci		compatible = "chrp,open-pic";
7062306a36Sopenharmony_ci		interrupt-controller;
7162306a36Sopenharmony_ci		dcr-reg = <0xffc00000 0x00040000>;
7262306a36Sopenharmony_ci		#address-cells = <0>;
7362306a36Sopenharmony_ci		#size-cells = <0>;
7462306a36Sopenharmony_ci		#interrupt-cells = <2>;
7562306a36Sopenharmony_ci		single-cpu-affinity;
7662306a36Sopenharmony_ci	};
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci	plb {
7962306a36Sopenharmony_ci		compatible = "ibm,plb6";
8062306a36Sopenharmony_ci		#address-cells = <2>;
8162306a36Sopenharmony_ci		#size-cells = <2>;
8262306a36Sopenharmony_ci		ranges;
8362306a36Sopenharmony_ci		clock-frequency = <200000000>; // 200Mhz
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci		HSTA0: hsta@310000e0000 {
8662306a36Sopenharmony_ci			compatible = "ibm,476gtr-hsta-msi", "ibm,hsta-msi";
8762306a36Sopenharmony_ci			reg = <0x310 0x000e0000 0x0 0xf0>;
8862306a36Sopenharmony_ci			interrupt-parent = <&MPIC>;
8962306a36Sopenharmony_ci			interrupts = <108 0
9062306a36Sopenharmony_ci				      109 0
9162306a36Sopenharmony_ci				      110 0
9262306a36Sopenharmony_ci				      111 0
9362306a36Sopenharmony_ci				      112 0
9462306a36Sopenharmony_ci				      113 0
9562306a36Sopenharmony_ci				      114 0
9662306a36Sopenharmony_ci				      115 0
9762306a36Sopenharmony_ci				      116 0
9862306a36Sopenharmony_ci				      117 0
9962306a36Sopenharmony_ci				      118 0
10062306a36Sopenharmony_ci				      119 0
10162306a36Sopenharmony_ci				      120 0
10262306a36Sopenharmony_ci				      121 0
10362306a36Sopenharmony_ci				      122 0
10462306a36Sopenharmony_ci				      123 0>;
10562306a36Sopenharmony_ci		};
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci		MAL0: mcmal {
10862306a36Sopenharmony_ci			compatible = "ibm,mcmal-476gtr", "ibm,mcmal2";
10962306a36Sopenharmony_ci			dcr-reg = <0xc0000000 0x062>;
11062306a36Sopenharmony_ci			num-tx-chans = <1>;
11162306a36Sopenharmony_ci			num-rx-chans = <1>;
11262306a36Sopenharmony_ci			#address-cells = <0>;
11362306a36Sopenharmony_ci			#size-cells = <0>;
11462306a36Sopenharmony_ci			interrupt-parent = <&MPIC>;
11562306a36Sopenharmony_ci			interrupts = <	/*TXEOB*/ 77 0x4
11662306a36Sopenharmony_ci					/*RXEOB*/ 78 0x4
11762306a36Sopenharmony_ci					/*SERR*/  76 0x4
11862306a36Sopenharmony_ci					/*TXDE*/  79 0x4
11962306a36Sopenharmony_ci					/*RXDE*/  80 0x4>;
12062306a36Sopenharmony_ci		};
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci		SATA0: sata@30000010000 {
12362306a36Sopenharmony_ci			compatible = "ibm,476gtr-ahci";
12462306a36Sopenharmony_ci			reg = <0x300 0x00010000 0x0 0x10000>;
12562306a36Sopenharmony_ci			interrupt-parent = <&MPIC>;
12662306a36Sopenharmony_ci			interrupts = <93 2>;
12762306a36Sopenharmony_ci		};
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci		EHCI0: ehci@30010000000 {
13062306a36Sopenharmony_ci			compatible = "ibm,476gtr-ehci", "generic-ehci";
13162306a36Sopenharmony_ci			reg = <0x300 0x10000000 0x0 0x10000>;
13262306a36Sopenharmony_ci			interrupt-parent = <&MPIC>;
13362306a36Sopenharmony_ci			interrupts = <85 2>;
13462306a36Sopenharmony_ci		};
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci		SD0: sd@30000000000 {
13762306a36Sopenharmony_ci			compatible = "ibm,476gtr-sdhci", "generic-sdhci";
13862306a36Sopenharmony_ci			reg = <0x300 0x00000000 0x0 0x10000>;
13962306a36Sopenharmony_ci			interrupts = <91 2>;
14062306a36Sopenharmony_ci			interrupt-parent = <&MPIC>;
14162306a36Sopenharmony_ci		};
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci		OHCI0: ohci@30010010000 {
14462306a36Sopenharmony_ci			compatible = "ibm,476gtr-ohci", "generic-ohci";
14562306a36Sopenharmony_ci			reg = <0x300 0x10010000 0x0 0x10000>;
14662306a36Sopenharmony_ci			interrupt-parent = <&MPIC>;
14762306a36Sopenharmony_ci			interrupts = <89 1>;
14862306a36Sopenharmony_ci			};
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci		OHCI1: ohci@30010020000 {
15162306a36Sopenharmony_ci			compatible = "ibm,476gtr-ohci", "generic-ohci";
15262306a36Sopenharmony_ci			reg = <0x300 0x10020000 0x0 0x10000>;
15362306a36Sopenharmony_ci			interrupt-parent = <&MPIC>;
15462306a36Sopenharmony_ci			interrupts = <88 1>;
15562306a36Sopenharmony_ci			};
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci		POB0: opb {
15862306a36Sopenharmony_ci			compatible = "ibm,opb-4xx", "ibm,opb";
15962306a36Sopenharmony_ci			#address-cells = <1>;
16062306a36Sopenharmony_ci			#size-cells = <1>;
16162306a36Sopenharmony_ci			/* Wish there was a nicer way of specifying a full
16262306a36Sopenharmony_ci			 * 32-bit range
16362306a36Sopenharmony_ci			 */
16462306a36Sopenharmony_ci			ranges = <0x00000000 0x0000033f 0x00000000 0x80000000
16562306a36Sopenharmony_ci				  0x80000000 0x0000033f 0x80000000 0x80000000>;
16662306a36Sopenharmony_ci			clock-frequency = <100000000>;
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci			RGMII0: emac-rgmii-wol@50004 {
16962306a36Sopenharmony_ci				compatible = "ibm,rgmii-wol-476gtr", "ibm,rgmii-wol";
17062306a36Sopenharmony_ci				reg = <0x50004 0x00000008>;
17162306a36Sopenharmony_ci				has-mdio;
17262306a36Sopenharmony_ci			};
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci			EMAC0: ethernet@30000 {
17562306a36Sopenharmony_ci				device_type = "network";
17662306a36Sopenharmony_ci				compatible = "ibm,emac-476gtr", "ibm,emac4sync";
17762306a36Sopenharmony_ci				interrupt-parent = <&EMAC0>;
17862306a36Sopenharmony_ci				interrupts = <0x0 0x1>;
17962306a36Sopenharmony_ci				#interrupt-cells = <1>;
18062306a36Sopenharmony_ci				#address-cells = <0>;
18162306a36Sopenharmony_ci				#size-cells = <0>;
18262306a36Sopenharmony_ci				interrupt-map = </*Status*/ 0x0 &MPIC 81 0x4
18362306a36Sopenharmony_ci						 /*Wake*/   0x1 &MPIC 82 0x4>;
18462306a36Sopenharmony_ci				reg = <0x30000 0x78>;
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci				/* local-mac-address will normally be added by
18762306a36Sopenharmony_ci				 * the wrapper. If your device doesn't support
18862306a36Sopenharmony_ci				 * passing data to the wrapper (in the form
18962306a36Sopenharmony_ci				 * local-mac-addr=<hwaddr>) then you will need
19062306a36Sopenharmony_ci				 * to set it manually here. */
19162306a36Sopenharmony_ci				//local-mac-address = [000000000000];
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci				mal-device = <&MAL0>;
19462306a36Sopenharmony_ci				mal-tx-channel = <0>;
19562306a36Sopenharmony_ci				mal-rx-channel = <0>;
19662306a36Sopenharmony_ci				cell-index = <0>;
19762306a36Sopenharmony_ci				max-frame-size = <9000>;
19862306a36Sopenharmony_ci				rx-fifo-size = <4096>;
19962306a36Sopenharmony_ci				tx-fifo-size = <2048>;
20062306a36Sopenharmony_ci				rx-fifo-size-gige = <16384>;
20162306a36Sopenharmony_ci				phy-mode = "rgmii";
20262306a36Sopenharmony_ci				phy-map = <0x00000000>;
20362306a36Sopenharmony_ci				rgmii-wol-device = <&RGMII0>;
20462306a36Sopenharmony_ci				has-inverted-stacr-oc;
20562306a36Sopenharmony_ci				has-new-stacr-staopc;
20662306a36Sopenharmony_ci			};
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci			UART0: serial@10000 {
20962306a36Sopenharmony_ci				device_type = "serial";
21062306a36Sopenharmony_ci				compatible = "ns16750", "ns16550";
21162306a36Sopenharmony_ci				reg = <0x10000 0x00000008>;
21262306a36Sopenharmony_ci				virtual-reg = <0xe8010000>;
21362306a36Sopenharmony_ci				clock-frequency = <1851851>;
21462306a36Sopenharmony_ci				current-speed = <38400>;
21562306a36Sopenharmony_ci				interrupt-parent = <&MPIC>;
21662306a36Sopenharmony_ci				interrupts = <39 2>;
21762306a36Sopenharmony_ci			};
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci			IIC0: i2c@0 {
22062306a36Sopenharmony_ci				compatible = "ibm,iic-476gtr", "ibm,iic";
22162306a36Sopenharmony_ci				reg = <0x0 0x00000020>;
22262306a36Sopenharmony_ci				interrupt-parent = <&MPIC>;
22362306a36Sopenharmony_ci				interrupts = <37 2>;
22462306a36Sopenharmony_ci				#address-cells = <1>;
22562306a36Sopenharmony_ci				#size-cells = <0>;
22662306a36Sopenharmony_ci				rtc@68 {
22762306a36Sopenharmony_ci					compatible = "st,m41t80", "m41st85";
22862306a36Sopenharmony_ci					reg = <0x68>;
22962306a36Sopenharmony_ci				};
23062306a36Sopenharmony_ci			};
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci			IIC1: i2c@100 {
23362306a36Sopenharmony_ci				compatible = "ibm,iic-476gtr", "ibm,iic";
23462306a36Sopenharmony_ci				reg = <0x100 0x00000020>;
23562306a36Sopenharmony_ci				interrupt-parent = <&MPIC>;
23662306a36Sopenharmony_ci				interrupts = <38 2>;
23762306a36Sopenharmony_ci				#address-cells = <1>;
23862306a36Sopenharmony_ci				#size-cells = <0>;
23962306a36Sopenharmony_ci				avr@58 {
24062306a36Sopenharmony_ci					compatible = "ibm,akebono-avr";
24162306a36Sopenharmony_ci					reg = <0x58>;
24262306a36Sopenharmony_ci				};
24362306a36Sopenharmony_ci			};
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci			FPGA0: fpga@ebc00000 {
24662306a36Sopenharmony_ci				compatible = "ibm,akebono-fpga";
24762306a36Sopenharmony_ci				reg = <0xebc00000 0x8>;
24862306a36Sopenharmony_ci			};
24962306a36Sopenharmony_ci		};
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci		PCIE0: pcie@10100000000 {
25262306a36Sopenharmony_ci			device_type = "pci";
25362306a36Sopenharmony_ci			#interrupt-cells = <1>;
25462306a36Sopenharmony_ci			#size-cells = <2>;
25562306a36Sopenharmony_ci			#address-cells = <3>;
25662306a36Sopenharmony_ci			compatible = "ibm,plb-pciex-476fpe", "ibm,plb-pciex";
25762306a36Sopenharmony_ci			primary;
25862306a36Sopenharmony_ci			port = <0x0>; /* port number */
25962306a36Sopenharmony_ci			reg = <0x00000101 0x00000000 0x0 0x10000000	       /* Config space access */
26062306a36Sopenharmony_ci			       0x00000100 0x00000000 0x0 0x00001000>;	/* UTL Registers space access */
26162306a36Sopenharmony_ci			dcr-reg = <0xc0 0x20>;
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci//                                pci_space  < pci_addr          > < cpu_addr          > < size       >
26462306a36Sopenharmony_ci			ranges = <0x02000000 0x00000000 0x80000000 0x00000110 0x80000000 0x0 0x80000000
26562306a36Sopenharmony_ci			          0x01000000 0x0        0x0        0x00000140 0x0        0x0 0x00010000>;
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci			/* Inbound starting at 0x0 to 0x40000000000. In order to use MSI
26862306a36Sopenharmony_ci			 * PCI devices must be able to write to the HSTA module.
26962306a36Sopenharmony_ci			 */
27062306a36Sopenharmony_ci			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x400 0x0>;
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci			/* This drives busses 0 to 0xf */
27362306a36Sopenharmony_ci			bus-range = <0x0 0xf>;
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci			/* Legacy interrupts (note the weird polarity, the bridge seems
27662306a36Sopenharmony_ci			 * to invert PCIe legacy interrupts).
27762306a36Sopenharmony_ci			 * We are de-swizzling here because the numbers are actually for
27862306a36Sopenharmony_ci			 * port of the root complex virtual P2P bridge. But I want
27962306a36Sopenharmony_ci			 * to avoid putting a node for it in the tree, so the numbers
28062306a36Sopenharmony_ci			 * below are basically de-swizzled numbers.
28162306a36Sopenharmony_ci			 * The real slot is on idsel 0, so the swizzling is 1:1
28262306a36Sopenharmony_ci			 */
28362306a36Sopenharmony_ci			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
28462306a36Sopenharmony_ci			interrupt-map = <
28562306a36Sopenharmony_ci				0x0 0x0 0x0 0x1 &MPIC 45 0x2 /* int A */
28662306a36Sopenharmony_ci				0x0 0x0 0x0 0x2 &MPIC 46 0x2 /* int B */
28762306a36Sopenharmony_ci				0x0 0x0 0x0 0x3 &MPIC 47 0x2 /* int C */
28862306a36Sopenharmony_ci				0x0 0x0 0x0 0x4 &MPIC 48 0x2 /* int D */>;
28962306a36Sopenharmony_ci		};
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci		PCIE1: pcie@20100000000 {
29262306a36Sopenharmony_ci			device_type = "pci";
29362306a36Sopenharmony_ci			#interrupt-cells = <1>;
29462306a36Sopenharmony_ci			#size-cells = <2>;
29562306a36Sopenharmony_ci			#address-cells = <3>;
29662306a36Sopenharmony_ci			compatible = "ibm,plb-pciex-476fpe", "ibm,plb-pciex";
29762306a36Sopenharmony_ci			primary;
29862306a36Sopenharmony_ci			port = <0x1>; /* port number */
29962306a36Sopenharmony_ci			reg = <0x00000201 0x00000000 0x0 0x10000000	       /* Config space access */
30062306a36Sopenharmony_ci			       0x00000200 0x00000000 0x0 0x00001000>;	/* UTL Registers space access */
30162306a36Sopenharmony_ci			dcr-reg = <0x100 0x20>;
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci//                                pci_space  < pci_addr          > < cpu_addr          > < size       >
30462306a36Sopenharmony_ci			ranges = <0x02000000 0x00000000 0x80000000 0x00000210 0x80000000 0x0 0x80000000
30562306a36Sopenharmony_ci			          0x01000000 0x0        0x0        0x00000240 0x0        0x0 0x00010000>;
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci			/* Inbound starting at 0x0 to 0x40000000000. In order to use MSI
30862306a36Sopenharmony_ci			 * PCI devices must be able to write to the HSTA module.
30962306a36Sopenharmony_ci			 */
31062306a36Sopenharmony_ci			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x400 0x0>;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci			/* This drives busses 0 to 0xf */
31362306a36Sopenharmony_ci			bus-range = <0x0 0xf>;
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci			/* Legacy interrupts (note the weird polarity, the bridge seems
31662306a36Sopenharmony_ci			 * to invert PCIe legacy interrupts).
31762306a36Sopenharmony_ci			 * We are de-swizzling here because the numbers are actually for
31862306a36Sopenharmony_ci			 * port of the root complex virtual P2P bridge. But I want
31962306a36Sopenharmony_ci			 * to avoid putting a node for it in the tree, so the numbers
32062306a36Sopenharmony_ci			 * below are basically de-swizzled numbers.
32162306a36Sopenharmony_ci			 * The real slot is on idsel 0, so the swizzling is 1:1
32262306a36Sopenharmony_ci			 */
32362306a36Sopenharmony_ci			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
32462306a36Sopenharmony_ci			interrupt-map = <
32562306a36Sopenharmony_ci				0x0 0x0 0x0 0x1 &MPIC 53 0x2 /* int A */
32662306a36Sopenharmony_ci				0x0 0x0 0x0 0x2 &MPIC 54 0x2 /* int B */
32762306a36Sopenharmony_ci				0x0 0x0 0x0 0x3 &MPIC 55 0x2 /* int C */
32862306a36Sopenharmony_ci				0x0 0x0 0x0 0x4 &MPIC 56 0x2 /* int D */>;
32962306a36Sopenharmony_ci		};
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci		PCIE2: pcie@18100000000 {
33262306a36Sopenharmony_ci			device_type = "pci";
33362306a36Sopenharmony_ci			#interrupt-cells = <1>;
33462306a36Sopenharmony_ci			#size-cells = <2>;
33562306a36Sopenharmony_ci			#address-cells = <3>;
33662306a36Sopenharmony_ci			compatible = "ibm,plb-pciex-476fpe", "ibm,plb-pciex";
33762306a36Sopenharmony_ci			primary;
33862306a36Sopenharmony_ci			port = <0x2>; /* port number */
33962306a36Sopenharmony_ci			reg = <0x00000181 0x00000000 0x0 0x10000000	       /* Config space access */
34062306a36Sopenharmony_ci			       0x00000180 0x00000000 0x0 0x00001000>;	/* UTL Registers space access */
34162306a36Sopenharmony_ci			dcr-reg = <0xe0 0x20>;
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci//                                pci_space  < pci_addr          > < cpu_addr          > < size       >
34462306a36Sopenharmony_ci			ranges = <0x02000000 0x00000000 0x80000000 0x00000190 0x80000000 0x0 0x80000000
34562306a36Sopenharmony_ci			          0x01000000 0x0        0x0        0x000001c0 0x0        0x0 0x00010000>;
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci			/* Inbound starting at 0x0 to 0x40000000000. In order to use MSI
34862306a36Sopenharmony_ci			 * PCI devices must be able to write to the HSTA module.
34962306a36Sopenharmony_ci			 */
35062306a36Sopenharmony_ci			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x400 0x0>;
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci			/* This drives busses 0 to 0xf */
35362306a36Sopenharmony_ci			bus-range = <0x0 0xf>;
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_ci			/* Legacy interrupts (note the weird polarity, the bridge seems
35662306a36Sopenharmony_ci			 * to invert PCIe legacy interrupts).
35762306a36Sopenharmony_ci			 * We are de-swizzling here because the numbers are actually for
35862306a36Sopenharmony_ci			 * port of the root complex virtual P2P bridge. But I want
35962306a36Sopenharmony_ci			 * to avoid putting a node for it in the tree, so the numbers
36062306a36Sopenharmony_ci			 * below are basically de-swizzled numbers.
36162306a36Sopenharmony_ci			 * The real slot is on idsel 0, so the swizzling is 1:1
36262306a36Sopenharmony_ci			 */
36362306a36Sopenharmony_ci			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
36462306a36Sopenharmony_ci			interrupt-map = <
36562306a36Sopenharmony_ci				0x0 0x0 0x0 0x1 &MPIC 61 0x2 /* int A */
36662306a36Sopenharmony_ci				0x0 0x0 0x0 0x2 &MPIC 62 0x2 /* int B */
36762306a36Sopenharmony_ci				0x0 0x0 0x0 0x3 &MPIC 63 0x2 /* int C */
36862306a36Sopenharmony_ci				0x0 0x0 0x0 0x4 &MPIC 64 0x2 /* int D */>;
36962306a36Sopenharmony_ci		};
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_ci		PCIE3: pcie@28100000000 {
37262306a36Sopenharmony_ci			device_type = "pci";
37362306a36Sopenharmony_ci			#interrupt-cells = <1>;
37462306a36Sopenharmony_ci			#size-cells = <2>;
37562306a36Sopenharmony_ci			#address-cells = <3>;
37662306a36Sopenharmony_ci			compatible = "ibm,plb-pciex-476fpe", "ibm,plb-pciex";
37762306a36Sopenharmony_ci			primary;
37862306a36Sopenharmony_ci			port = <0x3>; /* port number */
37962306a36Sopenharmony_ci			reg = <0x00000281 0x00000000 0x0 0x10000000	       /* Config space access */
38062306a36Sopenharmony_ci			       0x00000280 0x00000000 0x0 0x00001000>;	/* UTL Registers space access */
38162306a36Sopenharmony_ci			dcr-reg = <0x120 0x20>;
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_ci//                                pci_space  < pci_addr          > < cpu_addr          > < size       >
38462306a36Sopenharmony_ci			ranges = <0x02000000 0x00000000 0x80000000 0x00000290 0x80000000 0x0 0x80000000
38562306a36Sopenharmony_ci			          0x01000000 0x0        0x0        0x000002c0 0x0        0x0 0x00010000>;
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_ci			/* Inbound starting at 0x0 to 0x40000000000. In order to use MSI
38862306a36Sopenharmony_ci			 * PCI devices must be able to write to the HSTA module.
38962306a36Sopenharmony_ci			 */
39062306a36Sopenharmony_ci			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x400 0x0>;
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_ci			/* This drives busses 0 to 0xf */
39362306a36Sopenharmony_ci			bus-range = <0x0 0xf>;
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci			/* Legacy interrupts (note the weird polarity, the bridge seems
39662306a36Sopenharmony_ci			 * to invert PCIe legacy interrupts).
39762306a36Sopenharmony_ci			 * We are de-swizzling here because the numbers are actually for
39862306a36Sopenharmony_ci			 * port of the root complex virtual P2P bridge. But I want
39962306a36Sopenharmony_ci			 * to avoid putting a node for it in the tree, so the numbers
40062306a36Sopenharmony_ci			 * below are basically de-swizzled numbers.
40162306a36Sopenharmony_ci			 * The real slot is on idsel 0, so the swizzling is 1:1
40262306a36Sopenharmony_ci			 */
40362306a36Sopenharmony_ci			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
40462306a36Sopenharmony_ci			interrupt-map = <
40562306a36Sopenharmony_ci				0x0 0x0 0x0 0x1 &MPIC 69 0x2 /* int A */
40662306a36Sopenharmony_ci				0x0 0x0 0x0 0x2 &MPIC 70 0x2 /* int B */
40762306a36Sopenharmony_ci				0x0 0x0 0x0 0x3 &MPIC 71 0x2 /* int C */
40862306a36Sopenharmony_ci				0x0 0x0 0x0 0x4 &MPIC 72 0x2 /* int D */>;
40962306a36Sopenharmony_ci		};
41062306a36Sopenharmony_ci	};
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ci	chosen {
41362306a36Sopenharmony_ci		stdout-path = &UART0;
41462306a36Sopenharmony_ci	};
41562306a36Sopenharmony_ci};
416