162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/dts-v1/; 362306a36Sopenharmony_ci/ { 462306a36Sopenharmony_ci compatible = "opencores,or1ksim"; 562306a36Sopenharmony_ci #address-cells = <1>; 662306a36Sopenharmony_ci #size-cells = <1>; 762306a36Sopenharmony_ci interrupt-parent = <&pic>; 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci aliases { 1062306a36Sopenharmony_ci uart0 = &serial0; 1162306a36Sopenharmony_ci }; 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci chosen { 1462306a36Sopenharmony_ci bootargs = "earlycon"; 1562306a36Sopenharmony_ci stdout-path = "uart0:115200"; 1662306a36Sopenharmony_ci }; 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci memory@0 { 1962306a36Sopenharmony_ci device_type = "memory"; 2062306a36Sopenharmony_ci reg = <0x00000000 0x02000000>; 2162306a36Sopenharmony_ci }; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci cpus { 2462306a36Sopenharmony_ci #address-cells = <1>; 2562306a36Sopenharmony_ci #size-cells = <0>; 2662306a36Sopenharmony_ci cpu@0 { 2762306a36Sopenharmony_ci compatible = "opencores,or1200-rtlsvn481"; 2862306a36Sopenharmony_ci reg = <0>; 2962306a36Sopenharmony_ci clock-frequency = <20000000>; 3062306a36Sopenharmony_ci }; 3162306a36Sopenharmony_ci }; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci /* 3462306a36Sopenharmony_ci * OR1K PIC is built into CPU and accessed via special purpose 3562306a36Sopenharmony_ci * registers. It is not addressable and, hence, has no 'reg' 3662306a36Sopenharmony_ci * property. 3762306a36Sopenharmony_ci */ 3862306a36Sopenharmony_ci pic: pic { 3962306a36Sopenharmony_ci compatible = "opencores,or1k-pic"; 4062306a36Sopenharmony_ci #interrupt-cells = <1>; 4162306a36Sopenharmony_ci interrupt-controller; 4262306a36Sopenharmony_ci }; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci serial0: serial@90000000 { 4562306a36Sopenharmony_ci compatible = "opencores,uart16550-rtlsvn105", "ns16550a"; 4662306a36Sopenharmony_ci reg = <0x90000000 0x100>; 4762306a36Sopenharmony_ci interrupts = <2>; 4862306a36Sopenharmony_ci clock-frequency = <20000000>; 4962306a36Sopenharmony_ci }; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci enet0: ethoc@92000000 { 5262306a36Sopenharmony_ci compatible = "opencores,ethoc"; 5362306a36Sopenharmony_ci reg = <0x92000000 0x800>; 5462306a36Sopenharmony_ci interrupts = <4>; 5562306a36Sopenharmony_ci big-endian; 5662306a36Sopenharmony_ci }; 5762306a36Sopenharmony_ci}; 58