162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * TX4927 setup routines
362306a36Sopenharmony_ci * Based on linux/arch/mips/txx9/rbtx4938/setup.c,
462306a36Sopenharmony_ci *	    and RBTX49xx patch from CELF patch archive.
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci * 2003-2005 (c) MontaVista Software, Inc.
762306a36Sopenharmony_ci * (C) Copyright TOSHIBA CORPORATION 2000-2001, 2004-2007
862306a36Sopenharmony_ci *
962306a36Sopenharmony_ci * This file is subject to the terms and conditions of the GNU General Public
1062306a36Sopenharmony_ci * License.  See the file "COPYING" in the main directory of this archive
1162306a36Sopenharmony_ci * for more details.
1262306a36Sopenharmony_ci */
1362306a36Sopenharmony_ci#include <linux/init.h>
1462306a36Sopenharmony_ci#include <linux/ioport.h>
1562306a36Sopenharmony_ci#include <linux/delay.h>
1662306a36Sopenharmony_ci#include <linux/param.h>
1762306a36Sopenharmony_ci#include <linux/ptrace.h>
1862306a36Sopenharmony_ci#include <linux/mtd/physmap.h>
1962306a36Sopenharmony_ci#include <asm/reboot.h>
2062306a36Sopenharmony_ci#include <asm/traps.h>
2162306a36Sopenharmony_ci#include <asm/txx9irq.h>
2262306a36Sopenharmony_ci#include <asm/txx9tmr.h>
2362306a36Sopenharmony_ci#include <asm/txx9pio.h>
2462306a36Sopenharmony_ci#include <asm/txx9/generic.h>
2562306a36Sopenharmony_ci#include <asm/txx9/dmac.h>
2662306a36Sopenharmony_ci#include <asm/txx9/tx4927.h>
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_cistatic void __init tx4927_wdr_init(void)
2962306a36Sopenharmony_ci{
3062306a36Sopenharmony_ci	/* report watchdog reset status */
3162306a36Sopenharmony_ci	if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_WDRST)
3262306a36Sopenharmony_ci		pr_warn("Watchdog reset detected at 0x%lx\n",
3362306a36Sopenharmony_ci			read_c0_errorepc());
3462306a36Sopenharmony_ci	/* clear WatchDogReset (W1C) */
3562306a36Sopenharmony_ci	tx4927_ccfg_set(TX4927_CCFG_WDRST);
3662306a36Sopenharmony_ci	/* do reset on watchdog */
3762306a36Sopenharmony_ci	tx4927_ccfg_set(TX4927_CCFG_WR);
3862306a36Sopenharmony_ci}
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_civoid __init tx4927_wdt_init(void)
4162306a36Sopenharmony_ci{
4262306a36Sopenharmony_ci	txx9_wdt_init(TX4927_TMR_REG(2) & 0xfffffffffULL);
4362306a36Sopenharmony_ci}
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cistatic void tx4927_machine_restart(char *command)
4662306a36Sopenharmony_ci{
4762306a36Sopenharmony_ci	local_irq_disable();
4862306a36Sopenharmony_ci	pr_emerg("Rebooting (with %s watchdog reset)...\n",
4962306a36Sopenharmony_ci		 (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_WDREXEN) ?
5062306a36Sopenharmony_ci		 "external" : "internal");
5162306a36Sopenharmony_ci	/* clear watchdog status */
5262306a36Sopenharmony_ci	tx4927_ccfg_set(TX4927_CCFG_WDRST);	/* W1C */
5362306a36Sopenharmony_ci	txx9_wdt_now(TX4927_TMR_REG(2) & 0xfffffffffULL);
5462306a36Sopenharmony_ci	while (!(____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_WDRST))
5562306a36Sopenharmony_ci		;
5662306a36Sopenharmony_ci	mdelay(10);
5762306a36Sopenharmony_ci	if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_WDREXEN) {
5862306a36Sopenharmony_ci		pr_emerg("Rebooting (with internal watchdog reset)...\n");
5962306a36Sopenharmony_ci		/* External WDRST failed.  Do internal watchdog reset */
6062306a36Sopenharmony_ci		tx4927_ccfg_clear(TX4927_CCFG_WDREXEN);
6162306a36Sopenharmony_ci	}
6262306a36Sopenharmony_ci	/* fallback */
6362306a36Sopenharmony_ci	(*_machine_halt)();
6462306a36Sopenharmony_ci}
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_civoid show_registers(struct pt_regs *regs);
6762306a36Sopenharmony_cistatic int tx4927_be_handler(struct pt_regs *regs, int is_fixup)
6862306a36Sopenharmony_ci{
6962306a36Sopenharmony_ci	int data = regs->cp0_cause & 4;
7062306a36Sopenharmony_ci	console_verbose();
7162306a36Sopenharmony_ci	pr_err("%cBE exception at %#lx\n", data ? 'D' : 'I', regs->cp0_epc);
7262306a36Sopenharmony_ci	pr_err("ccfg:%llx, toea:%llx\n",
7362306a36Sopenharmony_ci	       (unsigned long long)____raw_readq(&tx4927_ccfgptr->ccfg),
7462306a36Sopenharmony_ci	       (unsigned long long)____raw_readq(&tx4927_ccfgptr->toea));
7562306a36Sopenharmony_ci#ifdef CONFIG_PCI
7662306a36Sopenharmony_ci	tx4927_report_pcic_status();
7762306a36Sopenharmony_ci#endif
7862306a36Sopenharmony_ci	show_registers(regs);
7962306a36Sopenharmony_ci	panic("BusError!");
8062306a36Sopenharmony_ci}
8162306a36Sopenharmony_cistatic void __init tx4927_be_init(void)
8262306a36Sopenharmony_ci{
8362306a36Sopenharmony_ci	mips_set_be_handler(tx4927_be_handler);
8462306a36Sopenharmony_ci}
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_cistatic struct resource tx4927_sdram_resource[4];
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_civoid __init tx4927_setup(void)
8962306a36Sopenharmony_ci{
9062306a36Sopenharmony_ci	int i;
9162306a36Sopenharmony_ci	__u32 divmode;
9262306a36Sopenharmony_ci	unsigned int cpuclk = 0;
9362306a36Sopenharmony_ci	u64 ccfg;
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	txx9_reg_res_init(TX4927_REV_PCODE(), TX4927_REG_BASE,
9662306a36Sopenharmony_ci			  TX4927_REG_SIZE);
9762306a36Sopenharmony_ci	set_c0_config(TX49_CONF_CWFON);
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	/* SDRAMC,EBUSC are configured by PROM */
10062306a36Sopenharmony_ci	for (i = 0; i < 8; i++) {
10162306a36Sopenharmony_ci		if (!(TX4927_EBUSC_CR(i) & 0x8))
10262306a36Sopenharmony_ci			continue;	/* disabled */
10362306a36Sopenharmony_ci		txx9_ce_res[i].start = (unsigned long)TX4927_EBUSC_BA(i);
10462306a36Sopenharmony_ci		txx9_ce_res[i].end =
10562306a36Sopenharmony_ci			txx9_ce_res[i].start + TX4927_EBUSC_SIZE(i) - 1;
10662306a36Sopenharmony_ci		request_resource(&iomem_resource, &txx9_ce_res[i]);
10762306a36Sopenharmony_ci	}
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	/* clocks */
11062306a36Sopenharmony_ci	ccfg = ____raw_readq(&tx4927_ccfgptr->ccfg);
11162306a36Sopenharmony_ci	if (txx9_master_clock) {
11262306a36Sopenharmony_ci		/* calculate gbus_clock and cpu_clock from master_clock */
11362306a36Sopenharmony_ci		divmode = (__u32)ccfg & TX4927_CCFG_DIVMODE_MASK;
11462306a36Sopenharmony_ci		switch (divmode) {
11562306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_8:
11662306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_10:
11762306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_12:
11862306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_16:
11962306a36Sopenharmony_ci			txx9_gbus_clock = txx9_master_clock * 4; break;
12062306a36Sopenharmony_ci		default:
12162306a36Sopenharmony_ci			txx9_gbus_clock = txx9_master_clock;
12262306a36Sopenharmony_ci		}
12362306a36Sopenharmony_ci		switch (divmode) {
12462306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_2:
12562306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_8:
12662306a36Sopenharmony_ci			cpuclk = txx9_gbus_clock * 2; break;
12762306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_2_5:
12862306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_10:
12962306a36Sopenharmony_ci			cpuclk = txx9_gbus_clock * 5 / 2; break;
13062306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_3:
13162306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_12:
13262306a36Sopenharmony_ci			cpuclk = txx9_gbus_clock * 3; break;
13362306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_4:
13462306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_16:
13562306a36Sopenharmony_ci			cpuclk = txx9_gbus_clock * 4; break;
13662306a36Sopenharmony_ci		}
13762306a36Sopenharmony_ci		txx9_cpu_clock = cpuclk;
13862306a36Sopenharmony_ci	} else {
13962306a36Sopenharmony_ci		if (txx9_cpu_clock == 0)
14062306a36Sopenharmony_ci			txx9_cpu_clock = 200000000;	/* 200MHz */
14162306a36Sopenharmony_ci		/* calculate gbus_clock and master_clock from cpu_clock */
14262306a36Sopenharmony_ci		cpuclk = txx9_cpu_clock;
14362306a36Sopenharmony_ci		divmode = (__u32)ccfg & TX4927_CCFG_DIVMODE_MASK;
14462306a36Sopenharmony_ci		switch (divmode) {
14562306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_2:
14662306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_8:
14762306a36Sopenharmony_ci			txx9_gbus_clock = cpuclk / 2; break;
14862306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_2_5:
14962306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_10:
15062306a36Sopenharmony_ci			txx9_gbus_clock = cpuclk * 2 / 5; break;
15162306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_3:
15262306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_12:
15362306a36Sopenharmony_ci			txx9_gbus_clock = cpuclk / 3; break;
15462306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_4:
15562306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_16:
15662306a36Sopenharmony_ci			txx9_gbus_clock = cpuclk / 4; break;
15762306a36Sopenharmony_ci		}
15862306a36Sopenharmony_ci		switch (divmode) {
15962306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_8:
16062306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_10:
16162306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_12:
16262306a36Sopenharmony_ci		case TX4927_CCFG_DIVMODE_16:
16362306a36Sopenharmony_ci			txx9_master_clock = txx9_gbus_clock / 4; break;
16462306a36Sopenharmony_ci		default:
16562306a36Sopenharmony_ci			txx9_master_clock = txx9_gbus_clock;
16662306a36Sopenharmony_ci		}
16762306a36Sopenharmony_ci	}
16862306a36Sopenharmony_ci	/* change default value to udelay/mdelay take reasonable time */
16962306a36Sopenharmony_ci	loops_per_jiffy = txx9_cpu_clock / HZ / 2;
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	/* CCFG */
17262306a36Sopenharmony_ci	tx4927_wdr_init();
17362306a36Sopenharmony_ci	/* clear BusErrorOnWrite flag (W1C) */
17462306a36Sopenharmony_ci	tx4927_ccfg_set(TX4927_CCFG_BEOW);
17562306a36Sopenharmony_ci	/* enable Timeout BusError */
17662306a36Sopenharmony_ci	if (txx9_ccfg_toeon)
17762306a36Sopenharmony_ci		tx4927_ccfg_set(TX4927_CCFG_TOE);
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	/* DMA selection */
18062306a36Sopenharmony_ci	txx9_clear64(&tx4927_ccfgptr->pcfg, TX4927_PCFG_DMASEL_ALL);
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	/* Use external clock for external arbiter */
18362306a36Sopenharmony_ci	if (!(____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCIARB))
18462306a36Sopenharmony_ci		txx9_clear64(&tx4927_ccfgptr->pcfg, TX4927_PCFG_PCICLKEN_ALL);
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci	pr_info("%s -- %dMHz(M%dMHz) CRIR:%08x CCFG:%llx PCFG:%llx\n",
18762306a36Sopenharmony_ci		txx9_pcode_str, (cpuclk + 500000) / 1000000,
18862306a36Sopenharmony_ci		(txx9_master_clock + 500000) / 1000000,
18962306a36Sopenharmony_ci		(__u32)____raw_readq(&tx4927_ccfgptr->crir),
19062306a36Sopenharmony_ci		____raw_readq(&tx4927_ccfgptr->ccfg),
19162306a36Sopenharmony_ci		____raw_readq(&tx4927_ccfgptr->pcfg));
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	pr_info("%s SDRAMC --", txx9_pcode_str);
19462306a36Sopenharmony_ci	for (i = 0; i < 4; i++) {
19562306a36Sopenharmony_ci		__u64 cr = TX4927_SDRAMC_CR(i);
19662306a36Sopenharmony_ci		unsigned long base, size;
19762306a36Sopenharmony_ci		if (!((__u32)cr & 0x00000400))
19862306a36Sopenharmony_ci			continue;	/* disabled */
19962306a36Sopenharmony_ci		base = (unsigned long)(cr >> 49) << 21;
20062306a36Sopenharmony_ci		size = (((unsigned long)(cr >> 33) & 0x7fff) + 1) << 21;
20162306a36Sopenharmony_ci		pr_cont(" CR%d:%016llx", i, cr);
20262306a36Sopenharmony_ci		tx4927_sdram_resource[i].name = "SDRAM";
20362306a36Sopenharmony_ci		tx4927_sdram_resource[i].start = base;
20462306a36Sopenharmony_ci		tx4927_sdram_resource[i].end = base + size - 1;
20562306a36Sopenharmony_ci		tx4927_sdram_resource[i].flags = IORESOURCE_MEM;
20662306a36Sopenharmony_ci		request_resource(&iomem_resource, &tx4927_sdram_resource[i]);
20762306a36Sopenharmony_ci	}
20862306a36Sopenharmony_ci	pr_cont(" TR:%09llx\n", ____raw_readq(&tx4927_sdramcptr->tr));
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	/* TMR */
21162306a36Sopenharmony_ci	/* disable all timers */
21262306a36Sopenharmony_ci	for (i = 0; i < TX4927_NR_TMR; i++)
21362306a36Sopenharmony_ci		txx9_tmr_init(TX4927_TMR_REG(i) & 0xfffffffffULL);
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci	/* PIO */
21662306a36Sopenharmony_ci	__raw_writel(0, &tx4927_pioptr->maskcpu);
21762306a36Sopenharmony_ci	__raw_writel(0, &tx4927_pioptr->maskext);
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci	_machine_restart = tx4927_machine_restart;
22062306a36Sopenharmony_ci	board_be_init = tx4927_be_init;
22162306a36Sopenharmony_ci}
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_civoid __init tx4927_time_init(unsigned int tmrnr)
22462306a36Sopenharmony_ci{
22562306a36Sopenharmony_ci	if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_TINTDIS)
22662306a36Sopenharmony_ci		txx9_clockevent_init(TX4927_TMR_REG(tmrnr) & 0xfffffffffULL,
22762306a36Sopenharmony_ci				     TXX9_IRQ_BASE + TX4927_IR_TMR(tmrnr),
22862306a36Sopenharmony_ci				     TXX9_IMCLK);
22962306a36Sopenharmony_ci}
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_civoid __init tx4927_sio_init(unsigned int sclk, unsigned int cts_mask)
23262306a36Sopenharmony_ci{
23362306a36Sopenharmony_ci	int i;
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci	for (i = 0; i < 2; i++)
23662306a36Sopenharmony_ci		txx9_sio_init(TX4927_SIO_REG(i) & 0xfffffffffULL,
23762306a36Sopenharmony_ci			      TXX9_IRQ_BASE + TX4927_IR_SIO(i),
23862306a36Sopenharmony_ci			      i, sclk, (1 << i) & cts_mask);
23962306a36Sopenharmony_ci}
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_civoid __init tx4927_mtd_init(int ch)
24262306a36Sopenharmony_ci{
24362306a36Sopenharmony_ci	struct physmap_flash_data pdata = {
24462306a36Sopenharmony_ci		.width = TX4927_EBUSC_WIDTH(ch) / 8,
24562306a36Sopenharmony_ci	};
24662306a36Sopenharmony_ci	unsigned long start = txx9_ce_res[ch].start;
24762306a36Sopenharmony_ci	unsigned long size = txx9_ce_res[ch].end - start + 1;
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	if (!(TX4927_EBUSC_CR(ch) & 0x8))
25062306a36Sopenharmony_ci		return; /* disabled */
25162306a36Sopenharmony_ci	txx9_physmap_flash_init(ch, start, size, &pdata);
25262306a36Sopenharmony_ci}
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_civoid __init tx4927_dmac_init(int memcpy_chan)
25562306a36Sopenharmony_ci{
25662306a36Sopenharmony_ci	struct txx9dmac_platform_data plat_data = {
25762306a36Sopenharmony_ci		.memcpy_chan = memcpy_chan,
25862306a36Sopenharmony_ci		.have_64bit_regs = true,
25962306a36Sopenharmony_ci	};
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci	txx9_dmac_init(0, TX4927_DMA_REG & 0xfffffffffULL,
26262306a36Sopenharmony_ci		       TXX9_IRQ_BASE + TX4927_IR_DMA(0), &plat_data);
26362306a36Sopenharmony_ci}
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_civoid __init tx4927_aclc_init(unsigned int dma_chan_out,
26662306a36Sopenharmony_ci			     unsigned int dma_chan_in)
26762306a36Sopenharmony_ci{
26862306a36Sopenharmony_ci	u64 pcfg = __raw_readq(&tx4927_ccfgptr->pcfg);
26962306a36Sopenharmony_ci	__u64 dmasel_mask = 0, dmasel = 0;
27062306a36Sopenharmony_ci	unsigned long flags;
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	if (!(pcfg & TX4927_PCFG_SEL2))
27362306a36Sopenharmony_ci		return;
27462306a36Sopenharmony_ci	/* setup DMASEL (playback:ACLC ch0, capture:ACLC ch1) */
27562306a36Sopenharmony_ci	switch (dma_chan_out) {
27662306a36Sopenharmony_ci	case 0:
27762306a36Sopenharmony_ci		dmasel_mask |= TX4927_PCFG_DMASEL0_MASK;
27862306a36Sopenharmony_ci		dmasel |= TX4927_PCFG_DMASEL0_ACL0;
27962306a36Sopenharmony_ci		break;
28062306a36Sopenharmony_ci	case 2:
28162306a36Sopenharmony_ci		dmasel_mask |= TX4927_PCFG_DMASEL2_MASK;
28262306a36Sopenharmony_ci		dmasel |= TX4927_PCFG_DMASEL2_ACL0;
28362306a36Sopenharmony_ci		break;
28462306a36Sopenharmony_ci	default:
28562306a36Sopenharmony_ci		return;
28662306a36Sopenharmony_ci	}
28762306a36Sopenharmony_ci	switch (dma_chan_in) {
28862306a36Sopenharmony_ci	case 1:
28962306a36Sopenharmony_ci		dmasel_mask |= TX4927_PCFG_DMASEL1_MASK;
29062306a36Sopenharmony_ci		dmasel |= TX4927_PCFG_DMASEL1_ACL1;
29162306a36Sopenharmony_ci		break;
29262306a36Sopenharmony_ci	case 3:
29362306a36Sopenharmony_ci		dmasel_mask |= TX4927_PCFG_DMASEL3_MASK;
29462306a36Sopenharmony_ci		dmasel |= TX4927_PCFG_DMASEL3_ACL1;
29562306a36Sopenharmony_ci		break;
29662306a36Sopenharmony_ci	default:
29762306a36Sopenharmony_ci		return;
29862306a36Sopenharmony_ci	}
29962306a36Sopenharmony_ci	local_irq_save(flags);
30062306a36Sopenharmony_ci	txx9_clear64(&tx4927_ccfgptr->pcfg, dmasel_mask);
30162306a36Sopenharmony_ci	txx9_set64(&tx4927_ccfgptr->pcfg, dmasel);
30262306a36Sopenharmony_ci	local_irq_restore(flags);
30362306a36Sopenharmony_ci	txx9_aclc_init(TX4927_ACLC_REG & 0xfffffffffULL,
30462306a36Sopenharmony_ci		       TXX9_IRQ_BASE + TX4927_IR_ACLC,
30562306a36Sopenharmony_ci		       0, dma_chan_out, dma_chan_in);
30662306a36Sopenharmony_ci}
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_cistatic void __init tx4927_stop_unused_modules(void)
30962306a36Sopenharmony_ci{
31062306a36Sopenharmony_ci	__u64 pcfg, rst = 0, ckd = 0;
31162306a36Sopenharmony_ci	char buf[128];
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci	buf[0] = '\0';
31462306a36Sopenharmony_ci	local_irq_disable();
31562306a36Sopenharmony_ci	pcfg = ____raw_readq(&tx4927_ccfgptr->pcfg);
31662306a36Sopenharmony_ci	if (!(pcfg & TX4927_PCFG_SEL2)) {
31762306a36Sopenharmony_ci		rst |= TX4927_CLKCTR_ACLRST;
31862306a36Sopenharmony_ci		ckd |= TX4927_CLKCTR_ACLCKD;
31962306a36Sopenharmony_ci		strcat(buf, " ACLC");
32062306a36Sopenharmony_ci	}
32162306a36Sopenharmony_ci	if (rst | ckd) {
32262306a36Sopenharmony_ci		txx9_set64(&tx4927_ccfgptr->clkctr, rst);
32362306a36Sopenharmony_ci		txx9_set64(&tx4927_ccfgptr->clkctr, ckd);
32462306a36Sopenharmony_ci	}
32562306a36Sopenharmony_ci	local_irq_enable();
32662306a36Sopenharmony_ci	if (buf[0])
32762306a36Sopenharmony_ci		pr_info("%s: stop%s\n", txx9_pcode_str, buf);
32862306a36Sopenharmony_ci}
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_cistatic int __init tx4927_late_init(void)
33162306a36Sopenharmony_ci{
33262306a36Sopenharmony_ci	if (txx9_pcode != 0x4927)
33362306a36Sopenharmony_ci		return -ENODEV;
33462306a36Sopenharmony_ci	tx4927_stop_unused_modules();
33562306a36Sopenharmony_ci	return 0;
33662306a36Sopenharmony_ci}
33762306a36Sopenharmony_cilate_initcall(tx4927_late_init);
338