162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2000, 2001 Broadcom Corporation
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2002 MontaVista Software Inc.
662306a36Sopenharmony_ci * Author: jsun@mvista.com or jsun@junsun.net
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci#include <linux/bcd.h>
962306a36Sopenharmony_ci#include <linux/types.h>
1062306a36Sopenharmony_ci#include <linux/time.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <asm/time.h>
1362306a36Sopenharmony_ci#include <asm/addrspace.h>
1462306a36Sopenharmony_ci#include <asm/io.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include <asm/sibyte/sb1250.h>
1762306a36Sopenharmony_ci#include <asm/sibyte/sb1250_regs.h>
1862306a36Sopenharmony_ci#include <asm/sibyte/sb1250_smbus.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci/* M41T81 definitions */
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci/*
2462306a36Sopenharmony_ci * Register bits
2562306a36Sopenharmony_ci */
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define M41T81REG_SC_ST		0x80		/* stop bit */
2862306a36Sopenharmony_ci#define M41T81REG_HR_CB		0x40		/* century bit */
2962306a36Sopenharmony_ci#define M41T81REG_HR_CEB	0x80		/* century enable bit */
3062306a36Sopenharmony_ci#define M41T81REG_CTL_S		0x20		/* sign bit */
3162306a36Sopenharmony_ci#define M41T81REG_CTL_FT	0x40		/* frequency test bit */
3262306a36Sopenharmony_ci#define M41T81REG_CTL_OUT	0x80		/* output level */
3362306a36Sopenharmony_ci#define M41T81REG_WD_RB0	0x01		/* watchdog resolution bit 0 */
3462306a36Sopenharmony_ci#define M41T81REG_WD_RB1	0x02		/* watchdog resolution bit 1 */
3562306a36Sopenharmony_ci#define M41T81REG_WD_BMB0	0x04		/* watchdog multiplier bit 0 */
3662306a36Sopenharmony_ci#define M41T81REG_WD_BMB1	0x08		/* watchdog multiplier bit 1 */
3762306a36Sopenharmony_ci#define M41T81REG_WD_BMB2	0x10		/* watchdog multiplier bit 2 */
3862306a36Sopenharmony_ci#define M41T81REG_WD_BMB3	0x20		/* watchdog multiplier bit 3 */
3962306a36Sopenharmony_ci#define M41T81REG_WD_BMB4	0x40		/* watchdog multiplier bit 4 */
4062306a36Sopenharmony_ci#define M41T81REG_AMO_ABE	0x20		/* alarm in "battery back-up mode" enable bit */
4162306a36Sopenharmony_ci#define M41T81REG_AMO_SQWE	0x40		/* square wave enable */
4262306a36Sopenharmony_ci#define M41T81REG_AMO_AFE	0x80		/* alarm flag enable flag */
4362306a36Sopenharmony_ci#define M41T81REG_ADT_RPT5	0x40		/* alarm repeat mode bit 5 */
4462306a36Sopenharmony_ci#define M41T81REG_ADT_RPT4	0x80		/* alarm repeat mode bit 4 */
4562306a36Sopenharmony_ci#define M41T81REG_AHR_RPT3	0x80		/* alarm repeat mode bit 3 */
4662306a36Sopenharmony_ci#define M41T81REG_AHR_HT	0x40		/* halt update bit */
4762306a36Sopenharmony_ci#define M41T81REG_AMN_RPT2	0x80		/* alarm repeat mode bit 2 */
4862306a36Sopenharmony_ci#define M41T81REG_ASC_RPT1	0x80		/* alarm repeat mode bit 1 */
4962306a36Sopenharmony_ci#define M41T81REG_FLG_AF	0x40		/* alarm flag (read only) */
5062306a36Sopenharmony_ci#define M41T81REG_FLG_WDF	0x80		/* watchdog flag (read only) */
5162306a36Sopenharmony_ci#define M41T81REG_SQW_RS0	0x10		/* sqw frequency bit 0 */
5262306a36Sopenharmony_ci#define M41T81REG_SQW_RS1	0x20		/* sqw frequency bit 1 */
5362306a36Sopenharmony_ci#define M41T81REG_SQW_RS2	0x40		/* sqw frequency bit 2 */
5462306a36Sopenharmony_ci#define M41T81REG_SQW_RS3	0x80		/* sqw frequency bit 3 */
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci/*
5862306a36Sopenharmony_ci * Register numbers
5962306a36Sopenharmony_ci */
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci#define M41T81REG_TSC	0x00		/* tenths/hundredths of second */
6262306a36Sopenharmony_ci#define M41T81REG_SC	0x01		/* seconds */
6362306a36Sopenharmony_ci#define M41T81REG_MN	0x02		/* minute */
6462306a36Sopenharmony_ci#define M41T81REG_HR	0x03		/* hour/century */
6562306a36Sopenharmony_ci#define M41T81REG_DY	0x04		/* day of week */
6662306a36Sopenharmony_ci#define M41T81REG_DT	0x05		/* date of month */
6762306a36Sopenharmony_ci#define M41T81REG_MO	0x06		/* month */
6862306a36Sopenharmony_ci#define M41T81REG_YR	0x07		/* year */
6962306a36Sopenharmony_ci#define M41T81REG_CTL	0x08		/* control */
7062306a36Sopenharmony_ci#define M41T81REG_WD	0x09		/* watchdog */
7162306a36Sopenharmony_ci#define M41T81REG_AMO	0x0A		/* alarm: month */
7262306a36Sopenharmony_ci#define M41T81REG_ADT	0x0B		/* alarm: date */
7362306a36Sopenharmony_ci#define M41T81REG_AHR	0x0C		/* alarm: hour */
7462306a36Sopenharmony_ci#define M41T81REG_AMN	0x0D		/* alarm: minute */
7562306a36Sopenharmony_ci#define M41T81REG_ASC	0x0E		/* alarm: second */
7662306a36Sopenharmony_ci#define M41T81REG_FLG	0x0F		/* flags */
7762306a36Sopenharmony_ci#define M41T81REG_SQW	0x13		/* square wave register */
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci#define M41T81_CCR_ADDRESS	0x68
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci#define SMB_CSR(reg)	IOADDR(A_SMB_REGISTER(1, reg))
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_cistatic int m41t81_read(uint8_t addr)
8462306a36Sopenharmony_ci{
8562306a36Sopenharmony_ci	while (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY)
8662306a36Sopenharmony_ci		;
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci	__raw_writeq(addr & 0xff, SMB_CSR(R_SMB_CMD));
8962306a36Sopenharmony_ci	__raw_writeq(V_SMB_ADDR(M41T81_CCR_ADDRESS) | V_SMB_TT_WR1BYTE,
9062306a36Sopenharmony_ci		     SMB_CSR(R_SMB_START));
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci	while (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY)
9362306a36Sopenharmony_ci		;
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	__raw_writeq(V_SMB_ADDR(M41T81_CCR_ADDRESS) | V_SMB_TT_RD1BYTE,
9662306a36Sopenharmony_ci		     SMB_CSR(R_SMB_START));
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci	while (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY)
9962306a36Sopenharmony_ci		;
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci	if (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_ERROR) {
10262306a36Sopenharmony_ci		/* Clear error bit by writing a 1 */
10362306a36Sopenharmony_ci		__raw_writeq(M_SMB_ERROR, SMB_CSR(R_SMB_STATUS));
10462306a36Sopenharmony_ci		return -1;
10562306a36Sopenharmony_ci	}
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	return __raw_readq(SMB_CSR(R_SMB_DATA)) & 0xff;
10862306a36Sopenharmony_ci}
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_cistatic int m41t81_write(uint8_t addr, int b)
11162306a36Sopenharmony_ci{
11262306a36Sopenharmony_ci	while (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY)
11362306a36Sopenharmony_ci		;
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	__raw_writeq(addr & 0xff, SMB_CSR(R_SMB_CMD));
11662306a36Sopenharmony_ci	__raw_writeq(b & 0xff, SMB_CSR(R_SMB_DATA));
11762306a36Sopenharmony_ci	__raw_writeq(V_SMB_ADDR(M41T81_CCR_ADDRESS) | V_SMB_TT_WR2BYTE,
11862306a36Sopenharmony_ci		     SMB_CSR(R_SMB_START));
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	while (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY)
12162306a36Sopenharmony_ci		;
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	if (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_ERROR) {
12462306a36Sopenharmony_ci		/* Clear error bit by writing a 1 */
12562306a36Sopenharmony_ci		__raw_writeq(M_SMB_ERROR, SMB_CSR(R_SMB_STATUS));
12662306a36Sopenharmony_ci		return -1;
12762306a36Sopenharmony_ci	}
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	/* read the same byte again to make sure it is written */
13062306a36Sopenharmony_ci	__raw_writeq(V_SMB_ADDR(M41T81_CCR_ADDRESS) | V_SMB_TT_RD1BYTE,
13162306a36Sopenharmony_ci		     SMB_CSR(R_SMB_START));
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	while (__raw_readq(SMB_CSR(R_SMB_STATUS)) & M_SMB_BUSY)
13462306a36Sopenharmony_ci		;
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	return 0;
13762306a36Sopenharmony_ci}
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ciint m41t81_set_time(time64_t t)
14062306a36Sopenharmony_ci{
14162306a36Sopenharmony_ci	struct rtc_time tm;
14262306a36Sopenharmony_ci	unsigned long flags;
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	/* Note we don't care about the century */
14562306a36Sopenharmony_ci	rtc_time64_to_tm(t, &tm);
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	/*
14862306a36Sopenharmony_ci	 * Note the write order matters as it ensures the correctness.
14962306a36Sopenharmony_ci	 * When we write sec, 10th sec is clear.  It is reasonable to
15062306a36Sopenharmony_ci	 * believe we should finish writing min within a second.
15162306a36Sopenharmony_ci	 */
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci	spin_lock_irqsave(&rtc_lock, flags);
15462306a36Sopenharmony_ci	tm.tm_sec = bin2bcd(tm.tm_sec);
15562306a36Sopenharmony_ci	m41t81_write(M41T81REG_SC, tm.tm_sec);
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	tm.tm_min = bin2bcd(tm.tm_min);
15862306a36Sopenharmony_ci	m41t81_write(M41T81REG_MN, tm.tm_min);
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	tm.tm_hour = bin2bcd(tm.tm_hour);
16162306a36Sopenharmony_ci	tm.tm_hour = (tm.tm_hour & 0x3f) | (m41t81_read(M41T81REG_HR) & 0xc0);
16262306a36Sopenharmony_ci	m41t81_write(M41T81REG_HR, tm.tm_hour);
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	/* tm_wday starts from 0 to 6 */
16562306a36Sopenharmony_ci	if (tm.tm_wday == 0) tm.tm_wday = 7;
16662306a36Sopenharmony_ci	tm.tm_wday = bin2bcd(tm.tm_wday);
16762306a36Sopenharmony_ci	m41t81_write(M41T81REG_DY, tm.tm_wday);
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	tm.tm_mday = bin2bcd(tm.tm_mday);
17062306a36Sopenharmony_ci	m41t81_write(M41T81REG_DT, tm.tm_mday);
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	/* tm_mon starts from 0, *ick* */
17362306a36Sopenharmony_ci	tm.tm_mon ++;
17462306a36Sopenharmony_ci	tm.tm_mon = bin2bcd(tm.tm_mon);
17562306a36Sopenharmony_ci	m41t81_write(M41T81REG_MO, tm.tm_mon);
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci	/* we don't do century, everything is beyond 2000 */
17862306a36Sopenharmony_ci	tm.tm_year %= 100;
17962306a36Sopenharmony_ci	tm.tm_year = bin2bcd(tm.tm_year);
18062306a36Sopenharmony_ci	m41t81_write(M41T81REG_YR, tm.tm_year);
18162306a36Sopenharmony_ci	spin_unlock_irqrestore(&rtc_lock, flags);
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci	return 0;
18462306a36Sopenharmony_ci}
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_citime64_t m41t81_get_time(void)
18762306a36Sopenharmony_ci{
18862306a36Sopenharmony_ci	unsigned int year, mon, day, hour, min, sec;
18962306a36Sopenharmony_ci	unsigned long flags;
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	/*
19262306a36Sopenharmony_ci	 * min is valid if two reads of sec are the same.
19362306a36Sopenharmony_ci	 */
19462306a36Sopenharmony_ci	for (;;) {
19562306a36Sopenharmony_ci		spin_lock_irqsave(&rtc_lock, flags);
19662306a36Sopenharmony_ci		sec = m41t81_read(M41T81REG_SC);
19762306a36Sopenharmony_ci		min = m41t81_read(M41T81REG_MN);
19862306a36Sopenharmony_ci		if (sec == m41t81_read(M41T81REG_SC)) break;
19962306a36Sopenharmony_ci		spin_unlock_irqrestore(&rtc_lock, flags);
20062306a36Sopenharmony_ci	}
20162306a36Sopenharmony_ci	hour = m41t81_read(M41T81REG_HR) & 0x3f;
20262306a36Sopenharmony_ci	day = m41t81_read(M41T81REG_DT);
20362306a36Sopenharmony_ci	mon = m41t81_read(M41T81REG_MO);
20462306a36Sopenharmony_ci	year = m41t81_read(M41T81REG_YR);
20562306a36Sopenharmony_ci	spin_unlock_irqrestore(&rtc_lock, flags);
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci	sec = bcd2bin(sec);
20862306a36Sopenharmony_ci	min = bcd2bin(min);
20962306a36Sopenharmony_ci	hour = bcd2bin(hour);
21062306a36Sopenharmony_ci	day = bcd2bin(day);
21162306a36Sopenharmony_ci	mon = bcd2bin(mon);
21262306a36Sopenharmony_ci	year = bcd2bin(year);
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	year += 2000;
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	return mktime64(year, mon, day, hour, min, sec);
21762306a36Sopenharmony_ci}
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ciint m41t81_probe(void)
22062306a36Sopenharmony_ci{
22162306a36Sopenharmony_ci	unsigned int tmp;
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ci	/* enable chip if it is not enabled yet */
22462306a36Sopenharmony_ci	tmp = m41t81_read(M41T81REG_SC);
22562306a36Sopenharmony_ci	m41t81_write(M41T81REG_SC, tmp & 0x7f);
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	return m41t81_read(M41T81REG_SC) != -1;
22862306a36Sopenharmony_ci}
229