162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* IEEE754 floating point arithmetic 362306a36Sopenharmony_ci * double precision: common utilities 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci/* 662306a36Sopenharmony_ci * MIPS floating point support 762306a36Sopenharmony_ci * Copyright (C) 1994-2000 Algorithmics Ltd. 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/compiler.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include "ieee754dp.h" 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ciint ieee754dp_class(union ieee754dp x) 1562306a36Sopenharmony_ci{ 1662306a36Sopenharmony_ci COMPXDP; 1762306a36Sopenharmony_ci EXPLODEXDP; 1862306a36Sopenharmony_ci return xc; 1962306a36Sopenharmony_ci} 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_cistatic inline int ieee754dp_isnan(union ieee754dp x) 2262306a36Sopenharmony_ci{ 2362306a36Sopenharmony_ci return ieee754_class_nan(ieee754dp_class(x)); 2462306a36Sopenharmony_ci} 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cistatic inline int ieee754dp_issnan(union ieee754dp x) 2762306a36Sopenharmony_ci{ 2862306a36Sopenharmony_ci int qbit; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci assert(ieee754dp_isnan(x)); 3162306a36Sopenharmony_ci qbit = (DPMANT(x) & DP_MBIT(DP_FBITS - 1)) == DP_MBIT(DP_FBITS - 1); 3262306a36Sopenharmony_ci return ieee754_csr.nan2008 ^ qbit; 3362306a36Sopenharmony_ci} 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci/* 3762306a36Sopenharmony_ci * Raise the Invalid Operation IEEE 754 exception 3862306a36Sopenharmony_ci * and convert the signaling NaN supplied to a quiet NaN. 3962306a36Sopenharmony_ci */ 4062306a36Sopenharmony_ciunion ieee754dp __cold ieee754dp_nanxcpt(union ieee754dp r) 4162306a36Sopenharmony_ci{ 4262306a36Sopenharmony_ci assert(ieee754dp_issnan(r)); 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci ieee754_setcx(IEEE754_INVALID_OPERATION); 4562306a36Sopenharmony_ci if (ieee754_csr.nan2008) { 4662306a36Sopenharmony_ci DPMANT(r) |= DP_MBIT(DP_FBITS - 1); 4762306a36Sopenharmony_ci } else { 4862306a36Sopenharmony_ci DPMANT(r) &= ~DP_MBIT(DP_FBITS - 1); 4962306a36Sopenharmony_ci if (!ieee754dp_isnan(r)) 5062306a36Sopenharmony_ci DPMANT(r) |= DP_MBIT(DP_FBITS - 2); 5162306a36Sopenharmony_ci } 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci return r; 5462306a36Sopenharmony_ci} 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_cistatic u64 ieee754dp_get_rounding(int sn, u64 xm) 5762306a36Sopenharmony_ci{ 5862306a36Sopenharmony_ci /* inexact must round of 3 bits 5962306a36Sopenharmony_ci */ 6062306a36Sopenharmony_ci if (xm & (DP_MBIT(3) - 1)) { 6162306a36Sopenharmony_ci switch (ieee754_csr.rm) { 6262306a36Sopenharmony_ci case FPU_CSR_RZ: 6362306a36Sopenharmony_ci break; 6462306a36Sopenharmony_ci case FPU_CSR_RN: 6562306a36Sopenharmony_ci xm += 0x3 + ((xm >> 3) & 1); 6662306a36Sopenharmony_ci /* xm += (xm&0x8)?0x4:0x3 */ 6762306a36Sopenharmony_ci break; 6862306a36Sopenharmony_ci case FPU_CSR_RU: /* toward +Infinity */ 6962306a36Sopenharmony_ci if (!sn) /* ?? */ 7062306a36Sopenharmony_ci xm += 0x8; 7162306a36Sopenharmony_ci break; 7262306a36Sopenharmony_ci case FPU_CSR_RD: /* toward -Infinity */ 7362306a36Sopenharmony_ci if (sn) /* ?? */ 7462306a36Sopenharmony_ci xm += 0x8; 7562306a36Sopenharmony_ci break; 7662306a36Sopenharmony_ci } 7762306a36Sopenharmony_ci } 7862306a36Sopenharmony_ci return xm; 7962306a36Sopenharmony_ci} 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci/* generate a normal/denormal number with over,under handling 8362306a36Sopenharmony_ci * sn is sign 8462306a36Sopenharmony_ci * xe is an unbiased exponent 8562306a36Sopenharmony_ci * xm is 3bit extended precision value. 8662306a36Sopenharmony_ci */ 8762306a36Sopenharmony_ciunion ieee754dp ieee754dp_format(int sn, int xe, u64 xm) 8862306a36Sopenharmony_ci{ 8962306a36Sopenharmony_ci assert(xm); /* we don't gen exact zeros (probably should) */ 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci assert((xm >> (DP_FBITS + 1 + 3)) == 0); /* no excess */ 9262306a36Sopenharmony_ci assert(xm & (DP_HIDDEN_BIT << 3)); 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci if (xe < DP_EMIN) { 9562306a36Sopenharmony_ci /* strip lower bits */ 9662306a36Sopenharmony_ci int es = DP_EMIN - xe; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci if (ieee754_csr.nod) { 9962306a36Sopenharmony_ci ieee754_setcx(IEEE754_UNDERFLOW); 10062306a36Sopenharmony_ci ieee754_setcx(IEEE754_INEXACT); 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci switch(ieee754_csr.rm) { 10362306a36Sopenharmony_ci case FPU_CSR_RN: 10462306a36Sopenharmony_ci case FPU_CSR_RZ: 10562306a36Sopenharmony_ci return ieee754dp_zero(sn); 10662306a36Sopenharmony_ci case FPU_CSR_RU: /* toward +Infinity */ 10762306a36Sopenharmony_ci if (sn == 0) 10862306a36Sopenharmony_ci return ieee754dp_min(0); 10962306a36Sopenharmony_ci else 11062306a36Sopenharmony_ci return ieee754dp_zero(1); 11162306a36Sopenharmony_ci case FPU_CSR_RD: /* toward -Infinity */ 11262306a36Sopenharmony_ci if (sn == 0) 11362306a36Sopenharmony_ci return ieee754dp_zero(0); 11462306a36Sopenharmony_ci else 11562306a36Sopenharmony_ci return ieee754dp_min(1); 11662306a36Sopenharmony_ci } 11762306a36Sopenharmony_ci } 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci if (xe == DP_EMIN - 1 && 12062306a36Sopenharmony_ci ieee754dp_get_rounding(sn, xm) >> (DP_FBITS + 1 + 3)) 12162306a36Sopenharmony_ci { 12262306a36Sopenharmony_ci /* Not tiny after rounding */ 12362306a36Sopenharmony_ci ieee754_setcx(IEEE754_INEXACT); 12462306a36Sopenharmony_ci xm = ieee754dp_get_rounding(sn, xm); 12562306a36Sopenharmony_ci xm >>= 1; 12662306a36Sopenharmony_ci /* Clear grs bits */ 12762306a36Sopenharmony_ci xm &= ~(DP_MBIT(3) - 1); 12862306a36Sopenharmony_ci xe++; 12962306a36Sopenharmony_ci } 13062306a36Sopenharmony_ci else { 13162306a36Sopenharmony_ci /* sticky right shift es bits 13262306a36Sopenharmony_ci */ 13362306a36Sopenharmony_ci xm = XDPSRS(xm, es); 13462306a36Sopenharmony_ci xe += es; 13562306a36Sopenharmony_ci assert((xm & (DP_HIDDEN_BIT << 3)) == 0); 13662306a36Sopenharmony_ci assert(xe == DP_EMIN); 13762306a36Sopenharmony_ci } 13862306a36Sopenharmony_ci } 13962306a36Sopenharmony_ci if (xm & (DP_MBIT(3) - 1)) { 14062306a36Sopenharmony_ci ieee754_setcx(IEEE754_INEXACT); 14162306a36Sopenharmony_ci if ((xm & (DP_HIDDEN_BIT << 3)) == 0) { 14262306a36Sopenharmony_ci ieee754_setcx(IEEE754_UNDERFLOW); 14362306a36Sopenharmony_ci } 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci /* inexact must round of 3 bits 14662306a36Sopenharmony_ci */ 14762306a36Sopenharmony_ci xm = ieee754dp_get_rounding(sn, xm); 14862306a36Sopenharmony_ci /* adjust exponent for rounding add overflowing 14962306a36Sopenharmony_ci */ 15062306a36Sopenharmony_ci if (xm >> (DP_FBITS + 3 + 1)) { 15162306a36Sopenharmony_ci /* add causes mantissa overflow */ 15262306a36Sopenharmony_ci xm >>= 1; 15362306a36Sopenharmony_ci xe++; 15462306a36Sopenharmony_ci } 15562306a36Sopenharmony_ci } 15662306a36Sopenharmony_ci /* strip grs bits */ 15762306a36Sopenharmony_ci xm >>= 3; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci assert((xm >> (DP_FBITS + 1)) == 0); /* no excess */ 16062306a36Sopenharmony_ci assert(xe >= DP_EMIN); 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci if (xe > DP_EMAX) { 16362306a36Sopenharmony_ci ieee754_setcx(IEEE754_OVERFLOW); 16462306a36Sopenharmony_ci ieee754_setcx(IEEE754_INEXACT); 16562306a36Sopenharmony_ci /* -O can be table indexed by (rm,sn) */ 16662306a36Sopenharmony_ci switch (ieee754_csr.rm) { 16762306a36Sopenharmony_ci case FPU_CSR_RN: 16862306a36Sopenharmony_ci return ieee754dp_inf(sn); 16962306a36Sopenharmony_ci case FPU_CSR_RZ: 17062306a36Sopenharmony_ci return ieee754dp_max(sn); 17162306a36Sopenharmony_ci case FPU_CSR_RU: /* toward +Infinity */ 17262306a36Sopenharmony_ci if (sn == 0) 17362306a36Sopenharmony_ci return ieee754dp_inf(0); 17462306a36Sopenharmony_ci else 17562306a36Sopenharmony_ci return ieee754dp_max(1); 17662306a36Sopenharmony_ci case FPU_CSR_RD: /* toward -Infinity */ 17762306a36Sopenharmony_ci if (sn == 0) 17862306a36Sopenharmony_ci return ieee754dp_max(0); 17962306a36Sopenharmony_ci else 18062306a36Sopenharmony_ci return ieee754dp_inf(1); 18162306a36Sopenharmony_ci } 18262306a36Sopenharmony_ci } 18362306a36Sopenharmony_ci /* gen norm/denorm/zero */ 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci if ((xm & DP_HIDDEN_BIT) == 0) { 18662306a36Sopenharmony_ci /* we underflow (tiny/zero) */ 18762306a36Sopenharmony_ci assert(xe == DP_EMIN); 18862306a36Sopenharmony_ci if (ieee754_csr.mx & IEEE754_UNDERFLOW) 18962306a36Sopenharmony_ci ieee754_setcx(IEEE754_UNDERFLOW); 19062306a36Sopenharmony_ci return builddp(sn, DP_EMIN - 1 + DP_EBIAS, xm); 19162306a36Sopenharmony_ci } else { 19262306a36Sopenharmony_ci assert((xm >> (DP_FBITS + 1)) == 0); /* no excess */ 19362306a36Sopenharmony_ci assert(xm & DP_HIDDEN_BIT); 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci return builddp(sn, xe + DP_EBIAS, xm & ~DP_HIDDEN_BIT); 19662306a36Sopenharmony_ci } 19762306a36Sopenharmony_ci} 198