162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * This file is subject to the terms and conditions of the GNU General Public 362306a36Sopenharmony_ci * License. See the file "COPYING" in the main directory of this archive 462306a36Sopenharmony_ci * for more details. 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * hpc3.h: Definitions for SGI HPC3 controller 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Copyright (C) 1996 David S. Miller 962306a36Sopenharmony_ci * Copyright (C) 1998 Ralf Baechle 1062306a36Sopenharmony_ci */ 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#ifndef _SGI_HPC3_H 1362306a36Sopenharmony_ci#define _SGI_HPC3_H 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include <linux/types.h> 1662306a36Sopenharmony_ci#include <asm/page.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci/* An HPC DMA descriptor. */ 1962306a36Sopenharmony_cistruct hpc_dma_desc { 2062306a36Sopenharmony_ci u32 pbuf; /* physical address of data buffer */ 2162306a36Sopenharmony_ci u32 cntinfo; /* counter and info bits */ 2262306a36Sopenharmony_ci#define HPCDMA_EOX 0x80000000 /* last desc in chain for tx */ 2362306a36Sopenharmony_ci#define HPCDMA_EOR 0x80000000 /* last desc in chain for rx */ 2462306a36Sopenharmony_ci#define HPCDMA_EOXP 0x40000000 /* end of packet for tx */ 2562306a36Sopenharmony_ci#define HPCDMA_EORP 0x40000000 /* end of packet for rx */ 2662306a36Sopenharmony_ci#define HPCDMA_XIE 0x20000000 /* irq generated when at end of this desc */ 2762306a36Sopenharmony_ci#define HPCDMA_XIU 0x01000000 /* Tx buffer in use by CPU. */ 2862306a36Sopenharmony_ci#define HPCDMA_EIPC 0x00ff0000 /* SEEQ ethernet special xternal bytecount */ 2962306a36Sopenharmony_ci#define HPCDMA_ETXD 0x00008000 /* set to one by HPC when packet tx'd */ 3062306a36Sopenharmony_ci#define HPCDMA_OWN 0x00004000 /* Denotes ring buffer ownership on rx */ 3162306a36Sopenharmony_ci#define HPCDMA_BCNT 0x00003fff /* size in bytes of this dma buffer */ 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci u32 pnext; /* paddr of next hpc_dma_desc if any */ 3462306a36Sopenharmony_ci}; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci/* The set of regs for each HPC3 PBUS DMA channel. */ 3762306a36Sopenharmony_cistruct hpc3_pbus_dmacregs { 3862306a36Sopenharmony_ci volatile u32 pbdma_bptr; /* pbus dma channel buffer ptr */ 3962306a36Sopenharmony_ci volatile u32 pbdma_dptr; /* pbus dma channel desc ptr */ 4062306a36Sopenharmony_ci u32 _unused0[0x1000/4 - 2]; /* padding */ 4162306a36Sopenharmony_ci volatile u32 pbdma_ctrl; /* pbus dma channel control register has 4262306a36Sopenharmony_ci * completely different meaning for read 4362306a36Sopenharmony_ci * compared with write */ 4462306a36Sopenharmony_ci /* read */ 4562306a36Sopenharmony_ci#define HPC3_PDMACTRL_INT 0x00000001 /* interrupt (cleared after read) */ 4662306a36Sopenharmony_ci#define HPC3_PDMACTRL_ISACT 0x00000002 /* channel active */ 4762306a36Sopenharmony_ci /* write */ 4862306a36Sopenharmony_ci#define HPC3_PDMACTRL_SEL 0x00000002 /* little endian transfer */ 4962306a36Sopenharmony_ci#define HPC3_PDMACTRL_RCV 0x00000004 /* direction is receive */ 5062306a36Sopenharmony_ci#define HPC3_PDMACTRL_FLSH 0x00000008 /* enable flush for receive DMA */ 5162306a36Sopenharmony_ci#define HPC3_PDMACTRL_ACT 0x00000010 /* start dma transfer */ 5262306a36Sopenharmony_ci#define HPC3_PDMACTRL_LD 0x00000020 /* load enable for ACT */ 5362306a36Sopenharmony_ci#define HPC3_PDMACTRL_RT 0x00000040 /* Use realtime GIO bus servicing */ 5462306a36Sopenharmony_ci#define HPC3_PDMACTRL_HW 0x0000ff00 /* DMA High-water mark */ 5562306a36Sopenharmony_ci#define HPC3_PDMACTRL_FB 0x003f0000 /* Ptr to beginning of fifo */ 5662306a36Sopenharmony_ci#define HPC3_PDMACTRL_FE 0x3f000000 /* Ptr to end of fifo */ 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci u32 _unused1[0x1000/4 - 1]; /* padding */ 5962306a36Sopenharmony_ci}; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci/* The HPC3 SCSI registers, this does not include external ones. */ 6262306a36Sopenharmony_cistruct hpc3_scsiregs { 6362306a36Sopenharmony_ci volatile u32 cbptr; /* current dma buffer ptr, diagnostic use only */ 6462306a36Sopenharmony_ci volatile u32 ndptr; /* next dma descriptor ptr */ 6562306a36Sopenharmony_ci u32 _unused0[0x1000/4 - 2]; /* padding */ 6662306a36Sopenharmony_ci volatile u32 bcd; /* byte count info */ 6762306a36Sopenharmony_ci#define HPC3_SBCD_BCNTMSK 0x00003fff /* bytes to transfer from/to memory */ 6862306a36Sopenharmony_ci#define HPC3_SBCD_XIE 0x00004000 /* Send IRQ when done with cur buf */ 6962306a36Sopenharmony_ci#define HPC3_SBCD_EOX 0x00008000 /* Indicates this is last buf in chain */ 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci volatile u32 ctrl; /* control register */ 7262306a36Sopenharmony_ci#define HPC3_SCTRL_IRQ 0x01 /* IRQ asserted, either dma done or parity */ 7362306a36Sopenharmony_ci#define HPC3_SCTRL_ENDIAN 0x02 /* DMA endian mode, 0=big 1=little */ 7462306a36Sopenharmony_ci#define HPC3_SCTRL_DIR 0x04 /* DMA direction, 1=dev2mem 0=mem2dev */ 7562306a36Sopenharmony_ci#define HPC3_SCTRL_FLUSH 0x08 /* Tells HPC3 to flush scsi fifos */ 7662306a36Sopenharmony_ci#define HPC3_SCTRL_ACTIVE 0x10 /* SCSI DMA channel is active */ 7762306a36Sopenharmony_ci#define HPC3_SCTRL_AMASK 0x20 /* DMA active inhibits PIO */ 7862306a36Sopenharmony_ci#define HPC3_SCTRL_CRESET 0x40 /* Resets dma channel and external controller */ 7962306a36Sopenharmony_ci#define HPC3_SCTRL_PERR 0x80 /* Bad parity on HPC3 iface to scsi controller */ 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci volatile u32 gfptr; /* current GIO fifo ptr */ 8262306a36Sopenharmony_ci volatile u32 dfptr; /* current device fifo ptr */ 8362306a36Sopenharmony_ci volatile u32 dconfig; /* DMA configuration register */ 8462306a36Sopenharmony_ci#define HPC3_SDCFG_HCLK 0x00001 /* Enable DMA half clock mode */ 8562306a36Sopenharmony_ci#define HPC3_SDCFG_D1 0x00006 /* Cycles to spend in D1 state */ 8662306a36Sopenharmony_ci#define HPC3_SDCFG_D2 0x00038 /* Cycles to spend in D2 state */ 8762306a36Sopenharmony_ci#define HPC3_SDCFG_D3 0x001c0 /* Cycles to spend in D3 state */ 8862306a36Sopenharmony_ci#define HPC3_SDCFG_HWAT 0x00e00 /* DMA high water mark */ 8962306a36Sopenharmony_ci#define HPC3_SDCFG_HW 0x01000 /* Enable 16-bit halfword DMA accesses to scsi */ 9062306a36Sopenharmony_ci#define HPC3_SDCFG_SWAP 0x02000 /* Byte swap all DMA accesses */ 9162306a36Sopenharmony_ci#define HPC3_SDCFG_EPAR 0x04000 /* Enable parity checking for DMA */ 9262306a36Sopenharmony_ci#define HPC3_SDCFG_POLL 0x08000 /* hd_dreq polarity control */ 9362306a36Sopenharmony_ci#define HPC3_SDCFG_ERLY 0x30000 /* hd_dreq behavior control bits */ 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci volatile u32 pconfig; /* PIO configuration register */ 9662306a36Sopenharmony_ci#define HPC3_SPCFG_P3 0x0003 /* Cycles to spend in P3 state */ 9762306a36Sopenharmony_ci#define HPC3_SPCFG_P2W 0x001c /* Cycles to spend in P2 state for writes */ 9862306a36Sopenharmony_ci#define HPC3_SPCFG_P2R 0x01e0 /* Cycles to spend in P2 state for reads */ 9962306a36Sopenharmony_ci#define HPC3_SPCFG_P1 0x0e00 /* Cycles to spend in P1 state */ 10062306a36Sopenharmony_ci#define HPC3_SPCFG_HW 0x1000 /* Enable 16-bit halfword PIO accesses to scsi */ 10162306a36Sopenharmony_ci#define HPC3_SPCFG_SWAP 0x2000 /* Byte swap all PIO accesses */ 10262306a36Sopenharmony_ci#define HPC3_SPCFG_EPAR 0x4000 /* Enable parity checking for PIO */ 10362306a36Sopenharmony_ci#define HPC3_SPCFG_FUJI 0x8000 /* Fujitsu scsi controller mode for faster dma/pio */ 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci u32 _unused1[0x1000/4 - 6]; /* padding */ 10662306a36Sopenharmony_ci}; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci/* SEEQ ethernet HPC3 registers, only one seeq per HPC3. */ 10962306a36Sopenharmony_cistruct hpc3_ethregs { 11062306a36Sopenharmony_ci /* Receiver registers. */ 11162306a36Sopenharmony_ci volatile u32 rx_cbptr; /* current dma buffer ptr, diagnostic use only */ 11262306a36Sopenharmony_ci volatile u32 rx_ndptr; /* next dma descriptor ptr */ 11362306a36Sopenharmony_ci u32 _unused0[0x1000/4 - 2]; /* padding */ 11462306a36Sopenharmony_ci volatile u32 rx_bcd; /* byte count info */ 11562306a36Sopenharmony_ci#define HPC3_ERXBCD_BCNTMSK 0x00003fff /* bytes to be sent to memory */ 11662306a36Sopenharmony_ci#define HPC3_ERXBCD_XIE 0x20000000 /* HPC3 interrupts cpu at end of this buf */ 11762306a36Sopenharmony_ci#define HPC3_ERXBCD_EOX 0x80000000 /* flags this as end of descriptor chain */ 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci volatile u32 rx_ctrl; /* control register */ 12062306a36Sopenharmony_ci#define HPC3_ERXCTRL_STAT50 0x0000003f /* Receive status reg bits of Seeq8003 */ 12162306a36Sopenharmony_ci#define HPC3_ERXCTRL_STAT6 0x00000040 /* Rdonly irq status */ 12262306a36Sopenharmony_ci#define HPC3_ERXCTRL_STAT7 0x00000080 /* Rdonlt old/new status bit from Seeq */ 12362306a36Sopenharmony_ci#define HPC3_ERXCTRL_ENDIAN 0x00000100 /* Endian for dma channel, little=1 big=0 */ 12462306a36Sopenharmony_ci#define HPC3_ERXCTRL_ACTIVE 0x00000200 /* Tells if DMA transfer is in progress */ 12562306a36Sopenharmony_ci#define HPC3_ERXCTRL_AMASK 0x00000400 /* Tells if ACTIVE inhibits PIO's to hpc3 */ 12662306a36Sopenharmony_ci#define HPC3_ERXCTRL_RBO 0x00000800 /* Receive buffer overflow if set to 1 */ 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci volatile u32 rx_gfptr; /* current GIO fifo ptr */ 12962306a36Sopenharmony_ci volatile u32 rx_dfptr; /* current device fifo ptr */ 13062306a36Sopenharmony_ci u32 _unused1; /* padding */ 13162306a36Sopenharmony_ci volatile u32 reset; /* reset register */ 13262306a36Sopenharmony_ci#define HPC3_ERST_CRESET 0x1 /* Reset dma channel and external controller */ 13362306a36Sopenharmony_ci#define HPC3_ERST_CLRIRQ 0x2 /* Clear channel interrupt */ 13462306a36Sopenharmony_ci#define HPC3_ERST_LBACK 0x4 /* Enable diagnostic loopback mode of Seeq8003 */ 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci volatile u32 dconfig; /* DMA configuration register */ 13762306a36Sopenharmony_ci#define HPC3_EDCFG_D1 0x0000f /* Cycles to spend in D1 state for PIO */ 13862306a36Sopenharmony_ci#define HPC3_EDCFG_D2 0x000f0 /* Cycles to spend in D2 state for PIO */ 13962306a36Sopenharmony_ci#define HPC3_EDCFG_D3 0x00f00 /* Cycles to spend in D3 state for PIO */ 14062306a36Sopenharmony_ci#define HPC3_EDCFG_WCTRL 0x01000 /* Enable writes of desc into ex ctrl port */ 14162306a36Sopenharmony_ci#define HPC3_EDCFG_FRXDC 0x02000 /* Clear eop stat bits upon rxdc, hw seeq fix */ 14262306a36Sopenharmony_ci#define HPC3_EDCFG_FEOP 0x04000 /* Bad packet marker timeout enable */ 14362306a36Sopenharmony_ci#define HPC3_EDCFG_FIRQ 0x08000 /* Another bad packet timeout enable */ 14462306a36Sopenharmony_ci#define HPC3_EDCFG_PTO 0x30000 /* Programmed timeout value for above two */ 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci volatile u32 pconfig; /* PIO configuration register */ 14762306a36Sopenharmony_ci#define HPC3_EPCFG_P1 0x000f /* Cycles to spend in P1 state for PIO */ 14862306a36Sopenharmony_ci#define HPC3_EPCFG_P2 0x00f0 /* Cycles to spend in P2 state for PIO */ 14962306a36Sopenharmony_ci#define HPC3_EPCFG_P3 0x0f00 /* Cycles to spend in P3 state for PIO */ 15062306a36Sopenharmony_ci#define HPC3_EPCFG_TST 0x1000 /* Diagnostic ram test feature bit */ 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci u32 _unused2[0x1000/4 - 8]; /* padding */ 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci /* Transmitter registers. */ 15562306a36Sopenharmony_ci volatile u32 tx_cbptr; /* current dma buffer ptr, diagnostic use only */ 15662306a36Sopenharmony_ci volatile u32 tx_ndptr; /* next dma descriptor ptr */ 15762306a36Sopenharmony_ci u32 _unused3[0x1000/4 - 2]; /* padding */ 15862306a36Sopenharmony_ci volatile u32 tx_bcd; /* byte count info */ 15962306a36Sopenharmony_ci#define HPC3_ETXBCD_BCNTMSK 0x00003fff /* bytes to be read from memory */ 16062306a36Sopenharmony_ci#define HPC3_ETXBCD_ESAMP 0x10000000 /* if set, too late to add descriptor */ 16162306a36Sopenharmony_ci#define HPC3_ETXBCD_XIE 0x20000000 /* Interrupt cpu at end of cur desc */ 16262306a36Sopenharmony_ci#define HPC3_ETXBCD_EOP 0x40000000 /* Last byte of cur buf is end of packet */ 16362306a36Sopenharmony_ci#define HPC3_ETXBCD_EOX 0x80000000 /* This buf is the end of desc chain */ 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci volatile u32 tx_ctrl; /* control register */ 16662306a36Sopenharmony_ci#define HPC3_ETXCTRL_STAT30 0x0000000f /* Rdonly copy of seeq tx stat reg */ 16762306a36Sopenharmony_ci#define HPC3_ETXCTRL_STAT4 0x00000010 /* Indicate late collision occurred */ 16862306a36Sopenharmony_ci#define HPC3_ETXCTRL_STAT75 0x000000e0 /* Rdonly irq status from seeq */ 16962306a36Sopenharmony_ci#define HPC3_ETXCTRL_ENDIAN 0x00000100 /* DMA channel endian mode, 1=little 0=big */ 17062306a36Sopenharmony_ci#define HPC3_ETXCTRL_ACTIVE 0x00000200 /* DMA tx channel is active */ 17162306a36Sopenharmony_ci#define HPC3_ETXCTRL_AMASK 0x00000400 /* Indicates ACTIVE inhibits PIO's */ 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci volatile u32 tx_gfptr; /* current GIO fifo ptr */ 17462306a36Sopenharmony_ci volatile u32 tx_dfptr; /* current device fifo ptr */ 17562306a36Sopenharmony_ci u32 _unused4[0x1000/4 - 4]; /* padding */ 17662306a36Sopenharmony_ci}; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_cistruct hpc3_regs { 17962306a36Sopenharmony_ci /* First regs for the PBUS 8 dma channels. */ 18062306a36Sopenharmony_ci struct hpc3_pbus_dmacregs pbdma[8]; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci /* Now the HPC scsi registers, we get two scsi reg sets. */ 18362306a36Sopenharmony_ci struct hpc3_scsiregs scsi_chan0, scsi_chan1; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci /* The SEEQ hpc3 ethernet dma/control registers. */ 18662306a36Sopenharmony_ci struct hpc3_ethregs ethregs; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci /* Here are where the hpc3 fifo's can be directly accessed 18962306a36Sopenharmony_ci * via PIO accesses. Under normal operation we never stick 19062306a36Sopenharmony_ci * our grubby paws in here so it's just padding. */ 19162306a36Sopenharmony_ci u32 _unused0[0x18000/4]; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci /* HPC3 irq status regs. Due to a peculiar bug you need to 19462306a36Sopenharmony_ci * look at two different register addresses to get at all of 19562306a36Sopenharmony_ci * the status bits. The first reg can only reliably report 19662306a36Sopenharmony_ci * bits 4:0 of the status, and the second reg can only 19762306a36Sopenharmony_ci * reliably report bits 9:5 of the hpc3 irq status. I told 19862306a36Sopenharmony_ci * you it was a peculiar bug. ;-) 19962306a36Sopenharmony_ci */ 20062306a36Sopenharmony_ci volatile u32 istat0; /* Irq status, only bits <4:0> reliable. */ 20162306a36Sopenharmony_ci#define HPC3_ISTAT_PBIMASK 0x0ff /* irq bits for pbus devs 0 --> 7 */ 20262306a36Sopenharmony_ci#define HPC3_ISTAT_SC0MASK 0x100 /* irq bit for scsi channel 0 */ 20362306a36Sopenharmony_ci#define HPC3_ISTAT_SC1MASK 0x200 /* irq bit for scsi channel 1 */ 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci volatile u32 gio_misc; /* GIO misc control bits. */ 20662306a36Sopenharmony_ci#define HPC3_GIOMISC_ERTIME 0x1 /* Enable external timer real time. */ 20762306a36Sopenharmony_ci#define HPC3_GIOMISC_DENDIAN 0x2 /* dma descriptor endian, 1=lit 0=big */ 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci u32 eeprom; /* EEPROM data reg. */ 21062306a36Sopenharmony_ci#define HPC3_EEPROM_EPROT 0x01 /* Protect register enable */ 21162306a36Sopenharmony_ci#define HPC3_EEPROM_CSEL 0x02 /* Chip select */ 21262306a36Sopenharmony_ci#define HPC3_EEPROM_ECLK 0x04 /* EEPROM clock */ 21362306a36Sopenharmony_ci#define HPC3_EEPROM_DATO 0x08 /* Data out */ 21462306a36Sopenharmony_ci#define HPC3_EEPROM_DATI 0x10 /* Data in */ 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci volatile u32 istat1; /* Irq status, only bits <9:5> reliable. */ 21762306a36Sopenharmony_ci volatile u32 bestat; /* Bus error interrupt status reg. */ 21862306a36Sopenharmony_ci#define HPC3_BESTAT_BLMASK 0x000ff /* Bus lane where bad parity occurred */ 21962306a36Sopenharmony_ci#define HPC3_BESTAT_CTYPE 0x00100 /* Bus cycle type, 0=PIO 1=DMA */ 22062306a36Sopenharmony_ci#define HPC3_BESTAT_PIDSHIFT 9 22162306a36Sopenharmony_ci#define HPC3_BESTAT_PIDMASK 0x3f700 /* DMA channel parity identifier */ 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci u32 _unused1[0x14000/4 - 5]; /* padding */ 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci /* Now direct PIO per-HPC3 peripheral access to external regs. */ 22662306a36Sopenharmony_ci volatile u32 scsi0_ext[256]; /* SCSI channel 0 external regs */ 22762306a36Sopenharmony_ci u32 _unused2[0x7c00/4]; 22862306a36Sopenharmony_ci volatile u32 scsi1_ext[256]; /* SCSI channel 1 external regs */ 22962306a36Sopenharmony_ci u32 _unused3[0x7c00/4]; 23062306a36Sopenharmony_ci volatile u32 eth_ext[320]; /* Ethernet external registers */ 23162306a36Sopenharmony_ci u32 _unused4[0x3b00/4]; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci /* Per-peripheral device external registers and DMA/PIO control. */ 23462306a36Sopenharmony_ci volatile u32 pbus_extregs[16][256]; 23562306a36Sopenharmony_ci volatile u32 pbus_dmacfg[8][128]; 23662306a36Sopenharmony_ci /* Cycles to spend in D3 for reads */ 23762306a36Sopenharmony_ci#define HPC3_DMACFG_D3R_MASK 0x00000001 23862306a36Sopenharmony_ci#define HPC3_DMACFG_D3R_SHIFT 0 23962306a36Sopenharmony_ci /* Cycles to spend in D4 for reads */ 24062306a36Sopenharmony_ci#define HPC3_DMACFG_D4R_MASK 0x0000001e 24162306a36Sopenharmony_ci#define HPC3_DMACFG_D4R_SHIFT 1 24262306a36Sopenharmony_ci /* Cycles to spend in D5 for reads */ 24362306a36Sopenharmony_ci#define HPC3_DMACFG_D5R_MASK 0x000001e0 24462306a36Sopenharmony_ci#define HPC3_DMACFG_D5R_SHIFT 5 24562306a36Sopenharmony_ci /* Cycles to spend in D3 for writes */ 24662306a36Sopenharmony_ci#define HPC3_DMACFG_D3W_MASK 0x00000200 24762306a36Sopenharmony_ci#define HPC3_DMACFG_D3W_SHIFT 9 24862306a36Sopenharmony_ci /* Cycles to spend in D4 for writes */ 24962306a36Sopenharmony_ci#define HPC3_DMACFG_D4W_MASK 0x00003c00 25062306a36Sopenharmony_ci#define HPC3_DMACFG_D4W_SHIFT 10 25162306a36Sopenharmony_ci /* Cycles to spend in D5 for writes */ 25262306a36Sopenharmony_ci#define HPC3_DMACFG_D5W_MASK 0x0003c000 25362306a36Sopenharmony_ci#define HPC3_DMACFG_D5W_SHIFT 14 25462306a36Sopenharmony_ci /* Enable 16-bit DMA access mode */ 25562306a36Sopenharmony_ci#define HPC3_DMACFG_DS16 0x00040000 25662306a36Sopenharmony_ci /* Places halfwords on high 16 bits of bus */ 25762306a36Sopenharmony_ci#define HPC3_DMACFG_EVENHI 0x00080000 25862306a36Sopenharmony_ci /* Make this device real time */ 25962306a36Sopenharmony_ci#define HPC3_DMACFG_RTIME 0x00200000 26062306a36Sopenharmony_ci /* 5 bit burst count for DMA device */ 26162306a36Sopenharmony_ci#define HPC3_DMACFG_BURST_MASK 0x07c00000 26262306a36Sopenharmony_ci#define HPC3_DMACFG_BURST_SHIFT 22 26362306a36Sopenharmony_ci /* Use live pbus_dreq unsynchronized signal */ 26462306a36Sopenharmony_ci#define HPC3_DMACFG_DRQLIVE 0x08000000 26562306a36Sopenharmony_ci volatile u32 pbus_piocfg[16][64]; 26662306a36Sopenharmony_ci /* Cycles to spend in P2 state for reads */ 26762306a36Sopenharmony_ci#define HPC3_PIOCFG_P2R_MASK 0x00001 26862306a36Sopenharmony_ci#define HPC3_PIOCFG_P2R_SHIFT 0 26962306a36Sopenharmony_ci /* Cycles to spend in P3 state for reads */ 27062306a36Sopenharmony_ci#define HPC3_PIOCFG_P3R_MASK 0x0001e 27162306a36Sopenharmony_ci#define HPC3_PIOCFG_P3R_SHIFT 1 27262306a36Sopenharmony_ci /* Cycles to spend in P4 state for reads */ 27362306a36Sopenharmony_ci#define HPC3_PIOCFG_P4R_MASK 0x001e0 27462306a36Sopenharmony_ci#define HPC3_PIOCFG_P4R_SHIFT 5 27562306a36Sopenharmony_ci /* Cycles to spend in P2 state for writes */ 27662306a36Sopenharmony_ci#define HPC3_PIOCFG_P2W_MASK 0x00200 27762306a36Sopenharmony_ci#define HPC3_PIOCFG_P2W_SHIFT 9 27862306a36Sopenharmony_ci /* Cycles to spend in P3 state for writes */ 27962306a36Sopenharmony_ci#define HPC3_PIOCFG_P3W_MASK 0x03c00 28062306a36Sopenharmony_ci#define HPC3_PIOCFG_P3W_SHIFT 10 28162306a36Sopenharmony_ci /* Cycles to spend in P4 state for writes */ 28262306a36Sopenharmony_ci#define HPC3_PIOCFG_P4W_MASK 0x3c000 28362306a36Sopenharmony_ci#define HPC3_PIOCFG_P4W_SHIFT 14 28462306a36Sopenharmony_ci /* Enable 16-bit PIO accesses */ 28562306a36Sopenharmony_ci#define HPC3_PIOCFG_DS16 0x40000 28662306a36Sopenharmony_ci /* Place even address bits in bits <15:8> */ 28762306a36Sopenharmony_ci#define HPC3_PIOCFG_EVENHI 0x80000 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci /* PBUS PROM control regs. */ 29062306a36Sopenharmony_ci volatile u32 pbus_promwe; /* PROM write enable register */ 29162306a36Sopenharmony_ci#define HPC3_PROM_WENAB 0x1 /* Enable writes to the PROM */ 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci u32 _unused5[0x0800/4 - 1]; 29462306a36Sopenharmony_ci volatile u32 pbus_promswap; /* Chip select swap reg */ 29562306a36Sopenharmony_ci#define HPC3_PROM_SWAP 0x1 /* invert GIO addr bit to select prom0 or prom1 */ 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci u32 _unused6[0x0800/4 - 1]; 29862306a36Sopenharmony_ci volatile u32 pbus_gout; /* PROM general purpose output reg */ 29962306a36Sopenharmony_ci#define HPC3_PROM_STAT 0x1 /* General purpose status bit in gout */ 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci u32 _unused7[0x1000/4 - 1]; 30262306a36Sopenharmony_ci volatile u32 rtcregs[14]; /* Dallas clock registers */ 30362306a36Sopenharmony_ci u32 _unused8[50]; 30462306a36Sopenharmony_ci volatile u32 bbram[8192-50-14]; /* Battery backed ram */ 30562306a36Sopenharmony_ci}; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci/* 30862306a36Sopenharmony_ci * It is possible to have two HPC3's within the address space on 30962306a36Sopenharmony_ci * one machine, though only having one is more likely on an Indy. 31062306a36Sopenharmony_ci */ 31162306a36Sopenharmony_ciextern struct hpc3_regs *hpc3c0, *hpc3c1; 31262306a36Sopenharmony_ci#define HPC3_CHIP0_BASE 0x1fb80000 /* physical */ 31362306a36Sopenharmony_ci#define HPC3_CHIP1_BASE 0x1fb00000 /* physical */ 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ciextern void sgihpc_init(void); 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci#endif /* _SGI_HPC3_H */ 318