162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * This file is subject to the terms and conditions of the GNU General Public
362306a36Sopenharmony_ci * License.  See the file "COPYING" in the main directory of this archive
462306a36Sopenharmony_ci * for more details.
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci * Copyright (C) 2004-2016 Cavium, Inc.
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include <linux/of_address.h>
1062306a36Sopenharmony_ci#include <linux/interrupt.h>
1162306a36Sopenharmony_ci#include <linux/irqdomain.h>
1262306a36Sopenharmony_ci#include <linux/bitops.h>
1362306a36Sopenharmony_ci#include <linux/of_irq.h>
1462306a36Sopenharmony_ci#include <linux/percpu.h>
1562306a36Sopenharmony_ci#include <linux/slab.h>
1662306a36Sopenharmony_ci#include <linux/irq.h>
1762306a36Sopenharmony_ci#include <linux/smp.h>
1862306a36Sopenharmony_ci#include <linux/of.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#include <asm/octeon/octeon.h>
2162306a36Sopenharmony_ci#include <asm/octeon/cvmx-ciu2-defs.h>
2262306a36Sopenharmony_ci#include <asm/octeon/cvmx-ciu3-defs.h>
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_cistatic DEFINE_PER_CPU(unsigned long, octeon_irq_ciu0_en_mirror);
2562306a36Sopenharmony_cistatic DEFINE_PER_CPU(unsigned long, octeon_irq_ciu1_en_mirror);
2662306a36Sopenharmony_cistatic DEFINE_PER_CPU(raw_spinlock_t, octeon_irq_ciu_spinlock);
2762306a36Sopenharmony_cistatic DEFINE_PER_CPU(unsigned int, octeon_irq_ciu3_idt_ip2);
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_cistatic DEFINE_PER_CPU(unsigned int, octeon_irq_ciu3_idt_ip3);
3062306a36Sopenharmony_cistatic DEFINE_PER_CPU(struct octeon_ciu3_info *, octeon_ciu3_info);
3162306a36Sopenharmony_ci#define CIU3_MBOX_PER_CORE 10
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci/*
3462306a36Sopenharmony_ci * The 8 most significant bits of the intsn identify the interrupt major block.
3562306a36Sopenharmony_ci * Each major block might use its own interrupt domain. Thus 256 domains are
3662306a36Sopenharmony_ci * needed.
3762306a36Sopenharmony_ci */
3862306a36Sopenharmony_ci#define MAX_CIU3_DOMAINS		256
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_citypedef irq_hw_number_t (*octeon_ciu3_intsn2hw_t)(struct irq_domain *, unsigned int);
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci/* Information for each ciu3 in the system */
4362306a36Sopenharmony_cistruct octeon_ciu3_info {
4462306a36Sopenharmony_ci	u64			ciu3_addr;
4562306a36Sopenharmony_ci	int			node;
4662306a36Sopenharmony_ci	struct irq_domain	*domain[MAX_CIU3_DOMAINS];
4762306a36Sopenharmony_ci	octeon_ciu3_intsn2hw_t	intsn2hw[MAX_CIU3_DOMAINS];
4862306a36Sopenharmony_ci};
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci/* Each ciu3 in the system uses its own data (one ciu3 per node) */
5162306a36Sopenharmony_cistatic struct octeon_ciu3_info	*octeon_ciu3_info_per_node[4];
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistruct octeon_irq_ciu_domain_data {
5462306a36Sopenharmony_ci	int num_sum;  /* number of sum registers (2 or 3). */
5562306a36Sopenharmony_ci};
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci/* Register offsets from ciu3_addr */
5862306a36Sopenharmony_ci#define CIU3_CONST		0x220
5962306a36Sopenharmony_ci#define CIU3_IDT_CTL(_idt)	((_idt) * 8 + 0x110000)
6062306a36Sopenharmony_ci#define CIU3_IDT_PP(_idt, _idx)	((_idt) * 32 + (_idx) * 8 + 0x120000)
6162306a36Sopenharmony_ci#define CIU3_IDT_IO(_idt)	((_idt) * 8 + 0x130000)
6262306a36Sopenharmony_ci#define CIU3_DEST_PP_INT(_pp_ip) ((_pp_ip) * 8 + 0x200000)
6362306a36Sopenharmony_ci#define CIU3_DEST_IO_INT(_io)	((_io) * 8 + 0x210000)
6462306a36Sopenharmony_ci#define CIU3_ISC_CTL(_intsn)	((_intsn) * 8 + 0x80000000)
6562306a36Sopenharmony_ci#define CIU3_ISC_W1C(_intsn)	((_intsn) * 8 + 0x90000000)
6662306a36Sopenharmony_ci#define CIU3_ISC_W1S(_intsn)	((_intsn) * 8 + 0xa0000000)
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_cistatic __read_mostly int octeon_irq_ciu_to_irq[8][64];
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistruct octeon_ciu_chip_data {
7162306a36Sopenharmony_ci	union {
7262306a36Sopenharmony_ci		struct {		/* only used for ciu3 */
7362306a36Sopenharmony_ci			u64 ciu3_addr;
7462306a36Sopenharmony_ci			unsigned int intsn;
7562306a36Sopenharmony_ci		};
7662306a36Sopenharmony_ci		struct {		/* only used for ciu/ciu2 */
7762306a36Sopenharmony_ci			u8 line;
7862306a36Sopenharmony_ci			u8 bit;
7962306a36Sopenharmony_ci		};
8062306a36Sopenharmony_ci	};
8162306a36Sopenharmony_ci	int gpio_line;
8262306a36Sopenharmony_ci	int current_cpu;	/* Next CPU expected to take this irq */
8362306a36Sopenharmony_ci	int ciu_node; /* NUMA node number of the CIU */
8462306a36Sopenharmony_ci};
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_cistruct octeon_core_chip_data {
8762306a36Sopenharmony_ci	struct mutex core_irq_mutex;
8862306a36Sopenharmony_ci	bool current_en;
8962306a36Sopenharmony_ci	bool desired_en;
9062306a36Sopenharmony_ci	u8 bit;
9162306a36Sopenharmony_ci};
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci#define MIPS_CORE_IRQ_LINES 8
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_cistatic struct octeon_core_chip_data octeon_irq_core_chip_data[MIPS_CORE_IRQ_LINES];
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_cistatic int octeon_irq_set_ciu_mapping(int irq, int line, int bit, int gpio_line,
9862306a36Sopenharmony_ci				      struct irq_chip *chip,
9962306a36Sopenharmony_ci				      irq_flow_handler_t handler)
10062306a36Sopenharmony_ci{
10162306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	cd = kzalloc(sizeof(*cd), GFP_KERNEL);
10462306a36Sopenharmony_ci	if (!cd)
10562306a36Sopenharmony_ci		return -ENOMEM;
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	irq_set_chip_and_handler(irq, chip, handler);
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	cd->line = line;
11062306a36Sopenharmony_ci	cd->bit = bit;
11162306a36Sopenharmony_ci	cd->gpio_line = gpio_line;
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	irq_set_chip_data(irq, cd);
11462306a36Sopenharmony_ci	octeon_irq_ciu_to_irq[line][bit] = irq;
11562306a36Sopenharmony_ci	return 0;
11662306a36Sopenharmony_ci}
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_cistatic void octeon_irq_free_cd(struct irq_domain *d, unsigned int irq)
11962306a36Sopenharmony_ci{
12062306a36Sopenharmony_ci	struct irq_data *data = irq_get_irq_data(irq);
12162306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd = irq_data_get_irq_chip_data(data);
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	irq_set_chip_data(irq, NULL);
12462306a36Sopenharmony_ci	kfree(cd);
12562306a36Sopenharmony_ci}
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_cistatic int octeon_irq_force_ciu_mapping(struct irq_domain *domain,
12862306a36Sopenharmony_ci					int irq, int line, int bit)
12962306a36Sopenharmony_ci{
13062306a36Sopenharmony_ci	struct device_node *of_node;
13162306a36Sopenharmony_ci	int ret;
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	of_node = irq_domain_get_of_node(domain);
13462306a36Sopenharmony_ci	if (!of_node)
13562306a36Sopenharmony_ci		return -EINVAL;
13662306a36Sopenharmony_ci	ret = irq_alloc_desc_at(irq, of_node_to_nid(of_node));
13762306a36Sopenharmony_ci	if (ret < 0)
13862306a36Sopenharmony_ci		return ret;
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	return irq_domain_associate(domain, irq, line << 6 | bit);
14162306a36Sopenharmony_ci}
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_cistatic int octeon_coreid_for_cpu(int cpu)
14462306a36Sopenharmony_ci{
14562306a36Sopenharmony_ci#ifdef CONFIG_SMP
14662306a36Sopenharmony_ci	return cpu_logical_map(cpu);
14762306a36Sopenharmony_ci#else
14862306a36Sopenharmony_ci	return cvmx_get_core_num();
14962306a36Sopenharmony_ci#endif
15062306a36Sopenharmony_ci}
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_cistatic int octeon_cpu_for_coreid(int coreid)
15362306a36Sopenharmony_ci{
15462306a36Sopenharmony_ci#ifdef CONFIG_SMP
15562306a36Sopenharmony_ci	return cpu_number_map(coreid);
15662306a36Sopenharmony_ci#else
15762306a36Sopenharmony_ci	return smp_processor_id();
15862306a36Sopenharmony_ci#endif
15962306a36Sopenharmony_ci}
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_cistatic void octeon_irq_core_ack(struct irq_data *data)
16262306a36Sopenharmony_ci{
16362306a36Sopenharmony_ci	struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
16462306a36Sopenharmony_ci	unsigned int bit = cd->bit;
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	/*
16762306a36Sopenharmony_ci	 * We don't need to disable IRQs to make these atomic since
16862306a36Sopenharmony_ci	 * they are already disabled earlier in the low level
16962306a36Sopenharmony_ci	 * interrupt code.
17062306a36Sopenharmony_ci	 */
17162306a36Sopenharmony_ci	clear_c0_status(0x100 << bit);
17262306a36Sopenharmony_ci	/* The two user interrupts must be cleared manually. */
17362306a36Sopenharmony_ci	if (bit < 2)
17462306a36Sopenharmony_ci		clear_c0_cause(0x100 << bit);
17562306a36Sopenharmony_ci}
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_cistatic void octeon_irq_core_eoi(struct irq_data *data)
17862306a36Sopenharmony_ci{
17962306a36Sopenharmony_ci	struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	/*
18262306a36Sopenharmony_ci	 * We don't need to disable IRQs to make these atomic since
18362306a36Sopenharmony_ci	 * they are already disabled earlier in the low level
18462306a36Sopenharmony_ci	 * interrupt code.
18562306a36Sopenharmony_ci	 */
18662306a36Sopenharmony_ci	set_c0_status(0x100 << cd->bit);
18762306a36Sopenharmony_ci}
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_cistatic void octeon_irq_core_set_enable_local(void *arg)
19062306a36Sopenharmony_ci{
19162306a36Sopenharmony_ci	struct irq_data *data = arg;
19262306a36Sopenharmony_ci	struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
19362306a36Sopenharmony_ci	unsigned int mask = 0x100 << cd->bit;
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	/*
19662306a36Sopenharmony_ci	 * Interrupts are already disabled, so these are atomic.
19762306a36Sopenharmony_ci	 */
19862306a36Sopenharmony_ci	if (cd->desired_en)
19962306a36Sopenharmony_ci		set_c0_status(mask);
20062306a36Sopenharmony_ci	else
20162306a36Sopenharmony_ci		clear_c0_status(mask);
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci}
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic void octeon_irq_core_disable(struct irq_data *data)
20662306a36Sopenharmony_ci{
20762306a36Sopenharmony_ci	struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
20862306a36Sopenharmony_ci	cd->desired_en = false;
20962306a36Sopenharmony_ci}
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_cistatic void octeon_irq_core_enable(struct irq_data *data)
21262306a36Sopenharmony_ci{
21362306a36Sopenharmony_ci	struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
21462306a36Sopenharmony_ci	cd->desired_en = true;
21562306a36Sopenharmony_ci}
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_cistatic void octeon_irq_core_bus_lock(struct irq_data *data)
21862306a36Sopenharmony_ci{
21962306a36Sopenharmony_ci	struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	mutex_lock(&cd->core_irq_mutex);
22262306a36Sopenharmony_ci}
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_cistatic void octeon_irq_core_bus_sync_unlock(struct irq_data *data)
22562306a36Sopenharmony_ci{
22662306a36Sopenharmony_ci	struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	if (cd->desired_en != cd->current_en) {
22962306a36Sopenharmony_ci		on_each_cpu(octeon_irq_core_set_enable_local, data, 1);
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci		cd->current_en = cd->desired_en;
23262306a36Sopenharmony_ci	}
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci	mutex_unlock(&cd->core_irq_mutex);
23562306a36Sopenharmony_ci}
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_core = {
23862306a36Sopenharmony_ci	.name = "Core",
23962306a36Sopenharmony_ci	.irq_enable = octeon_irq_core_enable,
24062306a36Sopenharmony_ci	.irq_disable = octeon_irq_core_disable,
24162306a36Sopenharmony_ci	.irq_ack = octeon_irq_core_ack,
24262306a36Sopenharmony_ci	.irq_eoi = octeon_irq_core_eoi,
24362306a36Sopenharmony_ci	.irq_bus_lock = octeon_irq_core_bus_lock,
24462306a36Sopenharmony_ci	.irq_bus_sync_unlock = octeon_irq_core_bus_sync_unlock,
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	.irq_cpu_online = octeon_irq_core_eoi,
24762306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_core_ack,
24862306a36Sopenharmony_ci	.flags = IRQCHIP_ONOFFLINE_ENABLED,
24962306a36Sopenharmony_ci};
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic void __init octeon_irq_init_core(void)
25262306a36Sopenharmony_ci{
25362306a36Sopenharmony_ci	int i;
25462306a36Sopenharmony_ci	int irq;
25562306a36Sopenharmony_ci	struct octeon_core_chip_data *cd;
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci	for (i = 0; i < MIPS_CORE_IRQ_LINES; i++) {
25862306a36Sopenharmony_ci		cd = &octeon_irq_core_chip_data[i];
25962306a36Sopenharmony_ci		cd->current_en = false;
26062306a36Sopenharmony_ci		cd->desired_en = false;
26162306a36Sopenharmony_ci		cd->bit = i;
26262306a36Sopenharmony_ci		mutex_init(&cd->core_irq_mutex);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci		irq = OCTEON_IRQ_SW0 + i;
26562306a36Sopenharmony_ci		irq_set_chip_data(irq, cd);
26662306a36Sopenharmony_ci		irq_set_chip_and_handler(irq, &octeon_irq_chip_core,
26762306a36Sopenharmony_ci					 handle_percpu_irq);
26862306a36Sopenharmony_ci	}
26962306a36Sopenharmony_ci}
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_cistatic int next_cpu_for_irq(struct irq_data *data)
27262306a36Sopenharmony_ci{
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci#ifdef CONFIG_SMP
27562306a36Sopenharmony_ci	int cpu;
27662306a36Sopenharmony_ci	const struct cpumask *mask = irq_data_get_affinity_mask(data);
27762306a36Sopenharmony_ci	int weight = cpumask_weight(mask);
27862306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd = irq_data_get_irq_chip_data(data);
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	if (weight > 1) {
28162306a36Sopenharmony_ci		cpu = cd->current_cpu;
28262306a36Sopenharmony_ci		for (;;) {
28362306a36Sopenharmony_ci			cpu = cpumask_next(cpu, mask);
28462306a36Sopenharmony_ci			if (cpu >= nr_cpu_ids) {
28562306a36Sopenharmony_ci				cpu = -1;
28662306a36Sopenharmony_ci				continue;
28762306a36Sopenharmony_ci			} else if (cpumask_test_cpu(cpu, cpu_online_mask)) {
28862306a36Sopenharmony_ci				break;
28962306a36Sopenharmony_ci			}
29062306a36Sopenharmony_ci		}
29162306a36Sopenharmony_ci	} else if (weight == 1) {
29262306a36Sopenharmony_ci		cpu = cpumask_first(mask);
29362306a36Sopenharmony_ci	} else {
29462306a36Sopenharmony_ci		cpu = smp_processor_id();
29562306a36Sopenharmony_ci	}
29662306a36Sopenharmony_ci	cd->current_cpu = cpu;
29762306a36Sopenharmony_ci	return cpu;
29862306a36Sopenharmony_ci#else
29962306a36Sopenharmony_ci	return smp_processor_id();
30062306a36Sopenharmony_ci#endif
30162306a36Sopenharmony_ci}
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic void octeon_irq_ciu_enable(struct irq_data *data)
30462306a36Sopenharmony_ci{
30562306a36Sopenharmony_ci	int cpu = next_cpu_for_irq(data);
30662306a36Sopenharmony_ci	int coreid = octeon_coreid_for_cpu(cpu);
30762306a36Sopenharmony_ci	unsigned long *pen;
30862306a36Sopenharmony_ci	unsigned long flags;
30962306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
31062306a36Sopenharmony_ci	raw_spinlock_t *lock = &per_cpu(octeon_irq_ciu_spinlock, cpu);
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci	raw_spin_lock_irqsave(lock, flags);
31562306a36Sopenharmony_ci	if (cd->line == 0) {
31662306a36Sopenharmony_ci		pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
31762306a36Sopenharmony_ci		__set_bit(cd->bit, pen);
31862306a36Sopenharmony_ci		/*
31962306a36Sopenharmony_ci		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
32062306a36Sopenharmony_ci		 * enabling the irq.
32162306a36Sopenharmony_ci		 */
32262306a36Sopenharmony_ci		wmb();
32362306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen);
32462306a36Sopenharmony_ci	} else {
32562306a36Sopenharmony_ci		pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
32662306a36Sopenharmony_ci		__set_bit(cd->bit, pen);
32762306a36Sopenharmony_ci		/*
32862306a36Sopenharmony_ci		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
32962306a36Sopenharmony_ci		 * enabling the irq.
33062306a36Sopenharmony_ci		 */
33162306a36Sopenharmony_ci		wmb();
33262306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
33362306a36Sopenharmony_ci	}
33462306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(lock, flags);
33562306a36Sopenharmony_ci}
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_cistatic void octeon_irq_ciu_enable_local(struct irq_data *data)
33862306a36Sopenharmony_ci{
33962306a36Sopenharmony_ci	unsigned long *pen;
34062306a36Sopenharmony_ci	unsigned long flags;
34162306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
34262306a36Sopenharmony_ci	raw_spinlock_t *lock = this_cpu_ptr(&octeon_irq_ciu_spinlock);
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci	raw_spin_lock_irqsave(lock, flags);
34762306a36Sopenharmony_ci	if (cd->line == 0) {
34862306a36Sopenharmony_ci		pen = this_cpu_ptr(&octeon_irq_ciu0_en_mirror);
34962306a36Sopenharmony_ci		__set_bit(cd->bit, pen);
35062306a36Sopenharmony_ci		/*
35162306a36Sopenharmony_ci		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
35262306a36Sopenharmony_ci		 * enabling the irq.
35362306a36Sopenharmony_ci		 */
35462306a36Sopenharmony_ci		wmb();
35562306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_INTX_EN0(cvmx_get_core_num() * 2), *pen);
35662306a36Sopenharmony_ci	} else {
35762306a36Sopenharmony_ci		pen = this_cpu_ptr(&octeon_irq_ciu1_en_mirror);
35862306a36Sopenharmony_ci		__set_bit(cd->bit, pen);
35962306a36Sopenharmony_ci		/*
36062306a36Sopenharmony_ci		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
36162306a36Sopenharmony_ci		 * enabling the irq.
36262306a36Sopenharmony_ci		 */
36362306a36Sopenharmony_ci		wmb();
36462306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_INTX_EN1(cvmx_get_core_num() * 2 + 1), *pen);
36562306a36Sopenharmony_ci	}
36662306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(lock, flags);
36762306a36Sopenharmony_ci}
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_cistatic void octeon_irq_ciu_disable_local(struct irq_data *data)
37062306a36Sopenharmony_ci{
37162306a36Sopenharmony_ci	unsigned long *pen;
37262306a36Sopenharmony_ci	unsigned long flags;
37362306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
37462306a36Sopenharmony_ci	raw_spinlock_t *lock = this_cpu_ptr(&octeon_irq_ciu_spinlock);
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_ci	raw_spin_lock_irqsave(lock, flags);
37962306a36Sopenharmony_ci	if (cd->line == 0) {
38062306a36Sopenharmony_ci		pen = this_cpu_ptr(&octeon_irq_ciu0_en_mirror);
38162306a36Sopenharmony_ci		__clear_bit(cd->bit, pen);
38262306a36Sopenharmony_ci		/*
38362306a36Sopenharmony_ci		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
38462306a36Sopenharmony_ci		 * enabling the irq.
38562306a36Sopenharmony_ci		 */
38662306a36Sopenharmony_ci		wmb();
38762306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_INTX_EN0(cvmx_get_core_num() * 2), *pen);
38862306a36Sopenharmony_ci	} else {
38962306a36Sopenharmony_ci		pen = this_cpu_ptr(&octeon_irq_ciu1_en_mirror);
39062306a36Sopenharmony_ci		__clear_bit(cd->bit, pen);
39162306a36Sopenharmony_ci		/*
39262306a36Sopenharmony_ci		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
39362306a36Sopenharmony_ci		 * enabling the irq.
39462306a36Sopenharmony_ci		 */
39562306a36Sopenharmony_ci		wmb();
39662306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_INTX_EN1(cvmx_get_core_num() * 2 + 1), *pen);
39762306a36Sopenharmony_ci	}
39862306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(lock, flags);
39962306a36Sopenharmony_ci}
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_cistatic void octeon_irq_ciu_disable_all(struct irq_data *data)
40262306a36Sopenharmony_ci{
40362306a36Sopenharmony_ci	unsigned long flags;
40462306a36Sopenharmony_ci	unsigned long *pen;
40562306a36Sopenharmony_ci	int cpu;
40662306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
40762306a36Sopenharmony_ci	raw_spinlock_t *lock;
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci	for_each_online_cpu(cpu) {
41262306a36Sopenharmony_ci		int coreid = octeon_coreid_for_cpu(cpu);
41362306a36Sopenharmony_ci		lock = &per_cpu(octeon_irq_ciu_spinlock, cpu);
41462306a36Sopenharmony_ci		if (cd->line == 0)
41562306a36Sopenharmony_ci			pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
41662306a36Sopenharmony_ci		else
41762306a36Sopenharmony_ci			pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ci		raw_spin_lock_irqsave(lock, flags);
42062306a36Sopenharmony_ci		__clear_bit(cd->bit, pen);
42162306a36Sopenharmony_ci		/*
42262306a36Sopenharmony_ci		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
42362306a36Sopenharmony_ci		 * enabling the irq.
42462306a36Sopenharmony_ci		 */
42562306a36Sopenharmony_ci		wmb();
42662306a36Sopenharmony_ci		if (cd->line == 0)
42762306a36Sopenharmony_ci			cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen);
42862306a36Sopenharmony_ci		else
42962306a36Sopenharmony_ci			cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
43062306a36Sopenharmony_ci		raw_spin_unlock_irqrestore(lock, flags);
43162306a36Sopenharmony_ci	}
43262306a36Sopenharmony_ci}
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_cistatic void octeon_irq_ciu_enable_all(struct irq_data *data)
43562306a36Sopenharmony_ci{
43662306a36Sopenharmony_ci	unsigned long flags;
43762306a36Sopenharmony_ci	unsigned long *pen;
43862306a36Sopenharmony_ci	int cpu;
43962306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
44062306a36Sopenharmony_ci	raw_spinlock_t *lock;
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_ci	for_each_online_cpu(cpu) {
44562306a36Sopenharmony_ci		int coreid = octeon_coreid_for_cpu(cpu);
44662306a36Sopenharmony_ci		lock = &per_cpu(octeon_irq_ciu_spinlock, cpu);
44762306a36Sopenharmony_ci		if (cd->line == 0)
44862306a36Sopenharmony_ci			pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
44962306a36Sopenharmony_ci		else
45062306a36Sopenharmony_ci			pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci		raw_spin_lock_irqsave(lock, flags);
45362306a36Sopenharmony_ci		__set_bit(cd->bit, pen);
45462306a36Sopenharmony_ci		/*
45562306a36Sopenharmony_ci		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
45662306a36Sopenharmony_ci		 * enabling the irq.
45762306a36Sopenharmony_ci		 */
45862306a36Sopenharmony_ci		wmb();
45962306a36Sopenharmony_ci		if (cd->line == 0)
46062306a36Sopenharmony_ci			cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen);
46162306a36Sopenharmony_ci		else
46262306a36Sopenharmony_ci			cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
46362306a36Sopenharmony_ci		raw_spin_unlock_irqrestore(lock, flags);
46462306a36Sopenharmony_ci	}
46562306a36Sopenharmony_ci}
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_ci/*
46862306a36Sopenharmony_ci * Enable the irq on the next core in the affinity set for chips that
46962306a36Sopenharmony_ci * have the EN*_W1{S,C} registers.
47062306a36Sopenharmony_ci */
47162306a36Sopenharmony_cistatic void octeon_irq_ciu_enable_v2(struct irq_data *data)
47262306a36Sopenharmony_ci{
47362306a36Sopenharmony_ci	u64 mask;
47462306a36Sopenharmony_ci	int cpu = next_cpu_for_irq(data);
47562306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
47662306a36Sopenharmony_ci
47762306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
47862306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_ci	/*
48162306a36Sopenharmony_ci	 * Called under the desc lock, so these should never get out
48262306a36Sopenharmony_ci	 * of sync.
48362306a36Sopenharmony_ci	 */
48462306a36Sopenharmony_ci	if (cd->line == 0) {
48562306a36Sopenharmony_ci		int index = octeon_coreid_for_cpu(cpu) * 2;
48662306a36Sopenharmony_ci		set_bit(cd->bit, &per_cpu(octeon_irq_ciu0_en_mirror, cpu));
48762306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask);
48862306a36Sopenharmony_ci	} else {
48962306a36Sopenharmony_ci		int index = octeon_coreid_for_cpu(cpu) * 2 + 1;
49062306a36Sopenharmony_ci		set_bit(cd->bit, &per_cpu(octeon_irq_ciu1_en_mirror, cpu));
49162306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask);
49262306a36Sopenharmony_ci	}
49362306a36Sopenharmony_ci}
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_ci/*
49662306a36Sopenharmony_ci * Enable the irq in the sum2 registers.
49762306a36Sopenharmony_ci */
49862306a36Sopenharmony_cistatic void octeon_irq_ciu_enable_sum2(struct irq_data *data)
49962306a36Sopenharmony_ci{
50062306a36Sopenharmony_ci	u64 mask;
50162306a36Sopenharmony_ci	int cpu = next_cpu_for_irq(data);
50262306a36Sopenharmony_ci	int index = octeon_coreid_for_cpu(cpu);
50362306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
50662306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_ci	cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1S(index), mask);
50962306a36Sopenharmony_ci}
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_ci/*
51262306a36Sopenharmony_ci * Disable the irq in the sum2 registers.
51362306a36Sopenharmony_ci */
51462306a36Sopenharmony_cistatic void octeon_irq_ciu_disable_local_sum2(struct irq_data *data)
51562306a36Sopenharmony_ci{
51662306a36Sopenharmony_ci	u64 mask;
51762306a36Sopenharmony_ci	int cpu = next_cpu_for_irq(data);
51862306a36Sopenharmony_ci	int index = octeon_coreid_for_cpu(cpu);
51962306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
52262306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_ci	cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1C(index), mask);
52562306a36Sopenharmony_ci}
52662306a36Sopenharmony_ci
52762306a36Sopenharmony_cistatic void octeon_irq_ciu_ack_sum2(struct irq_data *data)
52862306a36Sopenharmony_ci{
52962306a36Sopenharmony_ci	u64 mask;
53062306a36Sopenharmony_ci	int cpu = next_cpu_for_irq(data);
53162306a36Sopenharmony_ci	int index = octeon_coreid_for_cpu(cpu);
53262306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
53562306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_ci	cvmx_write_csr(CVMX_CIU_SUM2_PPX_IP4(index), mask);
53862306a36Sopenharmony_ci}
53962306a36Sopenharmony_ci
54062306a36Sopenharmony_cistatic void octeon_irq_ciu_disable_all_sum2(struct irq_data *data)
54162306a36Sopenharmony_ci{
54262306a36Sopenharmony_ci	int cpu;
54362306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
54462306a36Sopenharmony_ci	u64 mask;
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
54762306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_ci	for_each_online_cpu(cpu) {
55062306a36Sopenharmony_ci		int coreid = octeon_coreid_for_cpu(cpu);
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1C(coreid), mask);
55362306a36Sopenharmony_ci	}
55462306a36Sopenharmony_ci}
55562306a36Sopenharmony_ci
55662306a36Sopenharmony_ci/*
55762306a36Sopenharmony_ci * Enable the irq on the current CPU for chips that
55862306a36Sopenharmony_ci * have the EN*_W1{S,C} registers.
55962306a36Sopenharmony_ci */
56062306a36Sopenharmony_cistatic void octeon_irq_ciu_enable_local_v2(struct irq_data *data)
56162306a36Sopenharmony_ci{
56262306a36Sopenharmony_ci	u64 mask;
56362306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
56662306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
56762306a36Sopenharmony_ci
56862306a36Sopenharmony_ci	if (cd->line == 0) {
56962306a36Sopenharmony_ci		int index = cvmx_get_core_num() * 2;
57062306a36Sopenharmony_ci		set_bit(cd->bit, this_cpu_ptr(&octeon_irq_ciu0_en_mirror));
57162306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask);
57262306a36Sopenharmony_ci	} else {
57362306a36Sopenharmony_ci		int index = cvmx_get_core_num() * 2 + 1;
57462306a36Sopenharmony_ci		set_bit(cd->bit, this_cpu_ptr(&octeon_irq_ciu1_en_mirror));
57562306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask);
57662306a36Sopenharmony_ci	}
57762306a36Sopenharmony_ci}
57862306a36Sopenharmony_ci
57962306a36Sopenharmony_cistatic void octeon_irq_ciu_disable_local_v2(struct irq_data *data)
58062306a36Sopenharmony_ci{
58162306a36Sopenharmony_ci	u64 mask;
58262306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
58562306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_ci	if (cd->line == 0) {
58862306a36Sopenharmony_ci		int index = cvmx_get_core_num() * 2;
58962306a36Sopenharmony_ci		clear_bit(cd->bit, this_cpu_ptr(&octeon_irq_ciu0_en_mirror));
59062306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_INTX_EN0_W1C(index), mask);
59162306a36Sopenharmony_ci	} else {
59262306a36Sopenharmony_ci		int index = cvmx_get_core_num() * 2 + 1;
59362306a36Sopenharmony_ci		clear_bit(cd->bit, this_cpu_ptr(&octeon_irq_ciu1_en_mirror));
59462306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_INTX_EN1_W1C(index), mask);
59562306a36Sopenharmony_ci	}
59662306a36Sopenharmony_ci}
59762306a36Sopenharmony_ci
59862306a36Sopenharmony_ci/*
59962306a36Sopenharmony_ci * Write to the W1C bit in CVMX_CIU_INTX_SUM0 to clear the irq.
60062306a36Sopenharmony_ci */
60162306a36Sopenharmony_cistatic void octeon_irq_ciu_ack(struct irq_data *data)
60262306a36Sopenharmony_ci{
60362306a36Sopenharmony_ci	u64 mask;
60462306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
60762306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_ci	if (cd->line == 0) {
61062306a36Sopenharmony_ci		int index = cvmx_get_core_num() * 2;
61162306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_INTX_SUM0(index), mask);
61262306a36Sopenharmony_ci	} else {
61362306a36Sopenharmony_ci		cvmx_write_csr(CVMX_CIU_INT_SUM1, mask);
61462306a36Sopenharmony_ci	}
61562306a36Sopenharmony_ci}
61662306a36Sopenharmony_ci
61762306a36Sopenharmony_ci/*
61862306a36Sopenharmony_ci * Disable the irq on the all cores for chips that have the EN*_W1{S,C}
61962306a36Sopenharmony_ci * registers.
62062306a36Sopenharmony_ci */
62162306a36Sopenharmony_cistatic void octeon_irq_ciu_disable_all_v2(struct irq_data *data)
62262306a36Sopenharmony_ci{
62362306a36Sopenharmony_ci	int cpu;
62462306a36Sopenharmony_ci	u64 mask;
62562306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
62662306a36Sopenharmony_ci
62762306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
62862306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_ci	if (cd->line == 0) {
63162306a36Sopenharmony_ci		for_each_online_cpu(cpu) {
63262306a36Sopenharmony_ci			int index = octeon_coreid_for_cpu(cpu) * 2;
63362306a36Sopenharmony_ci			clear_bit(cd->bit,
63462306a36Sopenharmony_ci				&per_cpu(octeon_irq_ciu0_en_mirror, cpu));
63562306a36Sopenharmony_ci			cvmx_write_csr(CVMX_CIU_INTX_EN0_W1C(index), mask);
63662306a36Sopenharmony_ci		}
63762306a36Sopenharmony_ci	} else {
63862306a36Sopenharmony_ci		for_each_online_cpu(cpu) {
63962306a36Sopenharmony_ci			int index = octeon_coreid_for_cpu(cpu) * 2 + 1;
64062306a36Sopenharmony_ci			clear_bit(cd->bit,
64162306a36Sopenharmony_ci				&per_cpu(octeon_irq_ciu1_en_mirror, cpu));
64262306a36Sopenharmony_ci			cvmx_write_csr(CVMX_CIU_INTX_EN1_W1C(index), mask);
64362306a36Sopenharmony_ci		}
64462306a36Sopenharmony_ci	}
64562306a36Sopenharmony_ci}
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_ci/*
64862306a36Sopenharmony_ci * Enable the irq on the all cores for chips that have the EN*_W1{S,C}
64962306a36Sopenharmony_ci * registers.
65062306a36Sopenharmony_ci */
65162306a36Sopenharmony_cistatic void octeon_irq_ciu_enable_all_v2(struct irq_data *data)
65262306a36Sopenharmony_ci{
65362306a36Sopenharmony_ci	int cpu;
65462306a36Sopenharmony_ci	u64 mask;
65562306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
65662306a36Sopenharmony_ci
65762306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
65862306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
65962306a36Sopenharmony_ci
66062306a36Sopenharmony_ci	if (cd->line == 0) {
66162306a36Sopenharmony_ci		for_each_online_cpu(cpu) {
66262306a36Sopenharmony_ci			int index = octeon_coreid_for_cpu(cpu) * 2;
66362306a36Sopenharmony_ci			set_bit(cd->bit,
66462306a36Sopenharmony_ci				&per_cpu(octeon_irq_ciu0_en_mirror, cpu));
66562306a36Sopenharmony_ci			cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask);
66662306a36Sopenharmony_ci		}
66762306a36Sopenharmony_ci	} else {
66862306a36Sopenharmony_ci		for_each_online_cpu(cpu) {
66962306a36Sopenharmony_ci			int index = octeon_coreid_for_cpu(cpu) * 2 + 1;
67062306a36Sopenharmony_ci			set_bit(cd->bit,
67162306a36Sopenharmony_ci				&per_cpu(octeon_irq_ciu1_en_mirror, cpu));
67262306a36Sopenharmony_ci			cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask);
67362306a36Sopenharmony_ci		}
67462306a36Sopenharmony_ci	}
67562306a36Sopenharmony_ci}
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_cistatic int octeon_irq_ciu_set_type(struct irq_data *data, unsigned int t)
67862306a36Sopenharmony_ci{
67962306a36Sopenharmony_ci	irqd_set_trigger_type(data, t);
68062306a36Sopenharmony_ci
68162306a36Sopenharmony_ci	if (t & IRQ_TYPE_EDGE_BOTH)
68262306a36Sopenharmony_ci		irq_set_handler_locked(data, handle_edge_irq);
68362306a36Sopenharmony_ci	else
68462306a36Sopenharmony_ci		irq_set_handler_locked(data, handle_level_irq);
68562306a36Sopenharmony_ci
68662306a36Sopenharmony_ci	return IRQ_SET_MASK_OK;
68762306a36Sopenharmony_ci}
68862306a36Sopenharmony_ci
68962306a36Sopenharmony_cistatic void octeon_irq_gpio_setup(struct irq_data *data)
69062306a36Sopenharmony_ci{
69162306a36Sopenharmony_ci	union cvmx_gpio_bit_cfgx cfg;
69262306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
69362306a36Sopenharmony_ci	u32 t = irqd_get_trigger_type(data);
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
69662306a36Sopenharmony_ci
69762306a36Sopenharmony_ci	cfg.u64 = 0;
69862306a36Sopenharmony_ci	cfg.s.int_en = 1;
69962306a36Sopenharmony_ci	cfg.s.int_type = (t & IRQ_TYPE_EDGE_BOTH) != 0;
70062306a36Sopenharmony_ci	cfg.s.rx_xor = (t & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_EDGE_FALLING)) != 0;
70162306a36Sopenharmony_ci
70262306a36Sopenharmony_ci	/* 140 nS glitch filter*/
70362306a36Sopenharmony_ci	cfg.s.fil_cnt = 7;
70462306a36Sopenharmony_ci	cfg.s.fil_sel = 3;
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_ci	cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd->gpio_line), cfg.u64);
70762306a36Sopenharmony_ci}
70862306a36Sopenharmony_ci
70962306a36Sopenharmony_cistatic void octeon_irq_ciu_enable_gpio_v2(struct irq_data *data)
71062306a36Sopenharmony_ci{
71162306a36Sopenharmony_ci	octeon_irq_gpio_setup(data);
71262306a36Sopenharmony_ci	octeon_irq_ciu_enable_v2(data);
71362306a36Sopenharmony_ci}
71462306a36Sopenharmony_ci
71562306a36Sopenharmony_cistatic void octeon_irq_ciu_enable_gpio(struct irq_data *data)
71662306a36Sopenharmony_ci{
71762306a36Sopenharmony_ci	octeon_irq_gpio_setup(data);
71862306a36Sopenharmony_ci	octeon_irq_ciu_enable(data);
71962306a36Sopenharmony_ci}
72062306a36Sopenharmony_ci
72162306a36Sopenharmony_cistatic int octeon_irq_ciu_gpio_set_type(struct irq_data *data, unsigned int t)
72262306a36Sopenharmony_ci{
72362306a36Sopenharmony_ci	irqd_set_trigger_type(data, t);
72462306a36Sopenharmony_ci	octeon_irq_gpio_setup(data);
72562306a36Sopenharmony_ci
72662306a36Sopenharmony_ci	if (t & IRQ_TYPE_EDGE_BOTH)
72762306a36Sopenharmony_ci		irq_set_handler_locked(data, handle_edge_irq);
72862306a36Sopenharmony_ci	else
72962306a36Sopenharmony_ci		irq_set_handler_locked(data, handle_level_irq);
73062306a36Sopenharmony_ci
73162306a36Sopenharmony_ci	return IRQ_SET_MASK_OK;
73262306a36Sopenharmony_ci}
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_cistatic void octeon_irq_ciu_disable_gpio_v2(struct irq_data *data)
73562306a36Sopenharmony_ci{
73662306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
73762306a36Sopenharmony_ci
73862306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
73962306a36Sopenharmony_ci	cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd->gpio_line), 0);
74062306a36Sopenharmony_ci
74162306a36Sopenharmony_ci	octeon_irq_ciu_disable_all_v2(data);
74262306a36Sopenharmony_ci}
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_cistatic void octeon_irq_ciu_disable_gpio(struct irq_data *data)
74562306a36Sopenharmony_ci{
74662306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
74962306a36Sopenharmony_ci	cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd->gpio_line), 0);
75062306a36Sopenharmony_ci
75162306a36Sopenharmony_ci	octeon_irq_ciu_disable_all(data);
75262306a36Sopenharmony_ci}
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_cistatic void octeon_irq_ciu_gpio_ack(struct irq_data *data)
75562306a36Sopenharmony_ci{
75662306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
75762306a36Sopenharmony_ci	u64 mask;
75862306a36Sopenharmony_ci
75962306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
76062306a36Sopenharmony_ci	mask = 1ull << (cd->gpio_line);
76162306a36Sopenharmony_ci
76262306a36Sopenharmony_ci	cvmx_write_csr(CVMX_GPIO_INT_CLR, mask);
76362306a36Sopenharmony_ci}
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_ci#ifdef CONFIG_SMP
76662306a36Sopenharmony_ci
76762306a36Sopenharmony_cistatic void octeon_irq_cpu_offline_ciu(struct irq_data *data)
76862306a36Sopenharmony_ci{
76962306a36Sopenharmony_ci	int cpu = smp_processor_id();
77062306a36Sopenharmony_ci	cpumask_t new_affinity;
77162306a36Sopenharmony_ci	const struct cpumask *mask = irq_data_get_affinity_mask(data);
77262306a36Sopenharmony_ci
77362306a36Sopenharmony_ci	if (!cpumask_test_cpu(cpu, mask))
77462306a36Sopenharmony_ci		return;
77562306a36Sopenharmony_ci
77662306a36Sopenharmony_ci	if (cpumask_weight(mask) > 1) {
77762306a36Sopenharmony_ci		/*
77862306a36Sopenharmony_ci		 * It has multi CPU affinity, just remove this CPU
77962306a36Sopenharmony_ci		 * from the affinity set.
78062306a36Sopenharmony_ci		 */
78162306a36Sopenharmony_ci		cpumask_copy(&new_affinity, mask);
78262306a36Sopenharmony_ci		cpumask_clear_cpu(cpu, &new_affinity);
78362306a36Sopenharmony_ci	} else {
78462306a36Sopenharmony_ci		/* Otherwise, put it on lowest numbered online CPU. */
78562306a36Sopenharmony_ci		cpumask_clear(&new_affinity);
78662306a36Sopenharmony_ci		cpumask_set_cpu(cpumask_first(cpu_online_mask), &new_affinity);
78762306a36Sopenharmony_ci	}
78862306a36Sopenharmony_ci	irq_set_affinity_locked(data, &new_affinity, false);
78962306a36Sopenharmony_ci}
79062306a36Sopenharmony_ci
79162306a36Sopenharmony_cistatic int octeon_irq_ciu_set_affinity(struct irq_data *data,
79262306a36Sopenharmony_ci				       const struct cpumask *dest, bool force)
79362306a36Sopenharmony_ci{
79462306a36Sopenharmony_ci	int cpu;
79562306a36Sopenharmony_ci	bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data);
79662306a36Sopenharmony_ci	unsigned long flags;
79762306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
79862306a36Sopenharmony_ci	unsigned long *pen;
79962306a36Sopenharmony_ci	raw_spinlock_t *lock;
80062306a36Sopenharmony_ci
80162306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
80262306a36Sopenharmony_ci
80362306a36Sopenharmony_ci	/*
80462306a36Sopenharmony_ci	 * For non-v2 CIU, we will allow only single CPU affinity.
80562306a36Sopenharmony_ci	 * This removes the need to do locking in the .ack/.eoi
80662306a36Sopenharmony_ci	 * functions.
80762306a36Sopenharmony_ci	 */
80862306a36Sopenharmony_ci	if (cpumask_weight(dest) != 1)
80962306a36Sopenharmony_ci		return -EINVAL;
81062306a36Sopenharmony_ci
81162306a36Sopenharmony_ci	if (!enable_one)
81262306a36Sopenharmony_ci		return 0;
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_ci
81562306a36Sopenharmony_ci	for_each_online_cpu(cpu) {
81662306a36Sopenharmony_ci		int coreid = octeon_coreid_for_cpu(cpu);
81762306a36Sopenharmony_ci
81862306a36Sopenharmony_ci		lock = &per_cpu(octeon_irq_ciu_spinlock, cpu);
81962306a36Sopenharmony_ci		raw_spin_lock_irqsave(lock, flags);
82062306a36Sopenharmony_ci
82162306a36Sopenharmony_ci		if (cd->line == 0)
82262306a36Sopenharmony_ci			pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
82362306a36Sopenharmony_ci		else
82462306a36Sopenharmony_ci			pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
82562306a36Sopenharmony_ci
82662306a36Sopenharmony_ci		if (cpumask_test_cpu(cpu, dest) && enable_one) {
82762306a36Sopenharmony_ci			enable_one = false;
82862306a36Sopenharmony_ci			__set_bit(cd->bit, pen);
82962306a36Sopenharmony_ci		} else {
83062306a36Sopenharmony_ci			__clear_bit(cd->bit, pen);
83162306a36Sopenharmony_ci		}
83262306a36Sopenharmony_ci		/*
83362306a36Sopenharmony_ci		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
83462306a36Sopenharmony_ci		 * enabling the irq.
83562306a36Sopenharmony_ci		 */
83662306a36Sopenharmony_ci		wmb();
83762306a36Sopenharmony_ci
83862306a36Sopenharmony_ci		if (cd->line == 0)
83962306a36Sopenharmony_ci			cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen);
84062306a36Sopenharmony_ci		else
84162306a36Sopenharmony_ci			cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
84262306a36Sopenharmony_ci
84362306a36Sopenharmony_ci		raw_spin_unlock_irqrestore(lock, flags);
84462306a36Sopenharmony_ci	}
84562306a36Sopenharmony_ci	return 0;
84662306a36Sopenharmony_ci}
84762306a36Sopenharmony_ci
84862306a36Sopenharmony_ci/*
84962306a36Sopenharmony_ci * Set affinity for the irq for chips that have the EN*_W1{S,C}
85062306a36Sopenharmony_ci * registers.
85162306a36Sopenharmony_ci */
85262306a36Sopenharmony_cistatic int octeon_irq_ciu_set_affinity_v2(struct irq_data *data,
85362306a36Sopenharmony_ci					  const struct cpumask *dest,
85462306a36Sopenharmony_ci					  bool force)
85562306a36Sopenharmony_ci{
85662306a36Sopenharmony_ci	int cpu;
85762306a36Sopenharmony_ci	bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data);
85862306a36Sopenharmony_ci	u64 mask;
85962306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
86062306a36Sopenharmony_ci
86162306a36Sopenharmony_ci	if (!enable_one)
86262306a36Sopenharmony_ci		return 0;
86362306a36Sopenharmony_ci
86462306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
86562306a36Sopenharmony_ci	mask = 1ull << cd->bit;
86662306a36Sopenharmony_ci
86762306a36Sopenharmony_ci	if (cd->line == 0) {
86862306a36Sopenharmony_ci		for_each_online_cpu(cpu) {
86962306a36Sopenharmony_ci			unsigned long *pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
87062306a36Sopenharmony_ci			int index = octeon_coreid_for_cpu(cpu) * 2;
87162306a36Sopenharmony_ci			if (cpumask_test_cpu(cpu, dest) && enable_one) {
87262306a36Sopenharmony_ci				enable_one = false;
87362306a36Sopenharmony_ci				set_bit(cd->bit, pen);
87462306a36Sopenharmony_ci				cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask);
87562306a36Sopenharmony_ci			} else {
87662306a36Sopenharmony_ci				clear_bit(cd->bit, pen);
87762306a36Sopenharmony_ci				cvmx_write_csr(CVMX_CIU_INTX_EN0_W1C(index), mask);
87862306a36Sopenharmony_ci			}
87962306a36Sopenharmony_ci		}
88062306a36Sopenharmony_ci	} else {
88162306a36Sopenharmony_ci		for_each_online_cpu(cpu) {
88262306a36Sopenharmony_ci			unsigned long *pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
88362306a36Sopenharmony_ci			int index = octeon_coreid_for_cpu(cpu) * 2 + 1;
88462306a36Sopenharmony_ci			if (cpumask_test_cpu(cpu, dest) && enable_one) {
88562306a36Sopenharmony_ci				enable_one = false;
88662306a36Sopenharmony_ci				set_bit(cd->bit, pen);
88762306a36Sopenharmony_ci				cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask);
88862306a36Sopenharmony_ci			} else {
88962306a36Sopenharmony_ci				clear_bit(cd->bit, pen);
89062306a36Sopenharmony_ci				cvmx_write_csr(CVMX_CIU_INTX_EN1_W1C(index), mask);
89162306a36Sopenharmony_ci			}
89262306a36Sopenharmony_ci		}
89362306a36Sopenharmony_ci	}
89462306a36Sopenharmony_ci	return 0;
89562306a36Sopenharmony_ci}
89662306a36Sopenharmony_ci
89762306a36Sopenharmony_cistatic int octeon_irq_ciu_set_affinity_sum2(struct irq_data *data,
89862306a36Sopenharmony_ci					    const struct cpumask *dest,
89962306a36Sopenharmony_ci					    bool force)
90062306a36Sopenharmony_ci{
90162306a36Sopenharmony_ci	int cpu;
90262306a36Sopenharmony_ci	bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data);
90362306a36Sopenharmony_ci	u64 mask;
90462306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
90562306a36Sopenharmony_ci
90662306a36Sopenharmony_ci	if (!enable_one)
90762306a36Sopenharmony_ci		return 0;
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
91062306a36Sopenharmony_ci	mask = 1ull << cd->bit;
91162306a36Sopenharmony_ci
91262306a36Sopenharmony_ci	for_each_online_cpu(cpu) {
91362306a36Sopenharmony_ci		int index = octeon_coreid_for_cpu(cpu);
91462306a36Sopenharmony_ci
91562306a36Sopenharmony_ci		if (cpumask_test_cpu(cpu, dest) && enable_one) {
91662306a36Sopenharmony_ci			enable_one = false;
91762306a36Sopenharmony_ci			cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1S(index), mask);
91862306a36Sopenharmony_ci		} else {
91962306a36Sopenharmony_ci			cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1C(index), mask);
92062306a36Sopenharmony_ci		}
92162306a36Sopenharmony_ci	}
92262306a36Sopenharmony_ci	return 0;
92362306a36Sopenharmony_ci}
92462306a36Sopenharmony_ci#endif
92562306a36Sopenharmony_ci
92662306a36Sopenharmony_cistatic unsigned int edge_startup(struct irq_data *data)
92762306a36Sopenharmony_ci{
92862306a36Sopenharmony_ci	/* ack any pending edge-irq at startup, so there is
92962306a36Sopenharmony_ci	 * an _edge_ to fire on when the event reappears.
93062306a36Sopenharmony_ci	 */
93162306a36Sopenharmony_ci	data->chip->irq_ack(data);
93262306a36Sopenharmony_ci	data->chip->irq_enable(data);
93362306a36Sopenharmony_ci	return 0;
93462306a36Sopenharmony_ci}
93562306a36Sopenharmony_ci
93662306a36Sopenharmony_ci/*
93762306a36Sopenharmony_ci * Newer octeon chips have support for lockless CIU operation.
93862306a36Sopenharmony_ci */
93962306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_v2 = {
94062306a36Sopenharmony_ci	.name = "CIU",
94162306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu_enable_v2,
94262306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu_disable_all_v2,
94362306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu_disable_local_v2,
94462306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu_enable_v2,
94562306a36Sopenharmony_ci#ifdef CONFIG_SMP
94662306a36Sopenharmony_ci	.irq_set_affinity = octeon_irq_ciu_set_affinity_v2,
94762306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
94862306a36Sopenharmony_ci#endif
94962306a36Sopenharmony_ci};
95062306a36Sopenharmony_ci
95162306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_v2_edge = {
95262306a36Sopenharmony_ci	.name = "CIU",
95362306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu_enable_v2,
95462306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu_disable_all_v2,
95562306a36Sopenharmony_ci	.irq_ack = octeon_irq_ciu_ack,
95662306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu_disable_local_v2,
95762306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu_enable_v2,
95862306a36Sopenharmony_ci#ifdef CONFIG_SMP
95962306a36Sopenharmony_ci	.irq_set_affinity = octeon_irq_ciu_set_affinity_v2,
96062306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
96162306a36Sopenharmony_ci#endif
96262306a36Sopenharmony_ci};
96362306a36Sopenharmony_ci
96462306a36Sopenharmony_ci/*
96562306a36Sopenharmony_ci * Newer octeon chips have support for lockless CIU operation.
96662306a36Sopenharmony_ci */
96762306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_sum2 = {
96862306a36Sopenharmony_ci	.name = "CIU",
96962306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu_enable_sum2,
97062306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu_disable_all_sum2,
97162306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu_disable_local_sum2,
97262306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu_enable_sum2,
97362306a36Sopenharmony_ci#ifdef CONFIG_SMP
97462306a36Sopenharmony_ci	.irq_set_affinity = octeon_irq_ciu_set_affinity_sum2,
97562306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
97662306a36Sopenharmony_ci#endif
97762306a36Sopenharmony_ci};
97862306a36Sopenharmony_ci
97962306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_sum2_edge = {
98062306a36Sopenharmony_ci	.name = "CIU",
98162306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu_enable_sum2,
98262306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu_disable_all_sum2,
98362306a36Sopenharmony_ci	.irq_ack = octeon_irq_ciu_ack_sum2,
98462306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu_disable_local_sum2,
98562306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu_enable_sum2,
98662306a36Sopenharmony_ci#ifdef CONFIG_SMP
98762306a36Sopenharmony_ci	.irq_set_affinity = octeon_irq_ciu_set_affinity_sum2,
98862306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
98962306a36Sopenharmony_ci#endif
99062306a36Sopenharmony_ci};
99162306a36Sopenharmony_ci
99262306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu = {
99362306a36Sopenharmony_ci	.name = "CIU",
99462306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu_enable,
99562306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu_disable_all,
99662306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu_disable_local,
99762306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu_enable,
99862306a36Sopenharmony_ci#ifdef CONFIG_SMP
99962306a36Sopenharmony_ci	.irq_set_affinity = octeon_irq_ciu_set_affinity,
100062306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
100162306a36Sopenharmony_ci#endif
100262306a36Sopenharmony_ci};
100362306a36Sopenharmony_ci
100462306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_edge = {
100562306a36Sopenharmony_ci	.name = "CIU",
100662306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu_enable,
100762306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu_disable_all,
100862306a36Sopenharmony_ci	.irq_ack = octeon_irq_ciu_ack,
100962306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu_disable_local,
101062306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu_enable,
101162306a36Sopenharmony_ci#ifdef CONFIG_SMP
101262306a36Sopenharmony_ci	.irq_set_affinity = octeon_irq_ciu_set_affinity,
101362306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
101462306a36Sopenharmony_ci#endif
101562306a36Sopenharmony_ci};
101662306a36Sopenharmony_ci
101762306a36Sopenharmony_ci/* The mbox versions don't do any affinity or round-robin. */
101862306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_mbox_v2 = {
101962306a36Sopenharmony_ci	.name = "CIU-M",
102062306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu_enable_all_v2,
102162306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu_disable_all_v2,
102262306a36Sopenharmony_ci	.irq_ack = octeon_irq_ciu_disable_local_v2,
102362306a36Sopenharmony_ci	.irq_eoi = octeon_irq_ciu_enable_local_v2,
102462306a36Sopenharmony_ci
102562306a36Sopenharmony_ci	.irq_cpu_online = octeon_irq_ciu_enable_local_v2,
102662306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_ciu_disable_local_v2,
102762306a36Sopenharmony_ci	.flags = IRQCHIP_ONOFFLINE_ENABLED,
102862306a36Sopenharmony_ci};
102962306a36Sopenharmony_ci
103062306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_mbox = {
103162306a36Sopenharmony_ci	.name = "CIU-M",
103262306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu_enable_all,
103362306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu_disable_all,
103462306a36Sopenharmony_ci	.irq_ack = octeon_irq_ciu_disable_local,
103562306a36Sopenharmony_ci	.irq_eoi = octeon_irq_ciu_enable_local,
103662306a36Sopenharmony_ci
103762306a36Sopenharmony_ci	.irq_cpu_online = octeon_irq_ciu_enable_local,
103862306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_ciu_disable_local,
103962306a36Sopenharmony_ci	.flags = IRQCHIP_ONOFFLINE_ENABLED,
104062306a36Sopenharmony_ci};
104162306a36Sopenharmony_ci
104262306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_gpio_v2 = {
104362306a36Sopenharmony_ci	.name = "CIU-GPIO",
104462306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu_enable_gpio_v2,
104562306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu_disable_gpio_v2,
104662306a36Sopenharmony_ci	.irq_ack = octeon_irq_ciu_gpio_ack,
104762306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu_disable_local_v2,
104862306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu_enable_v2,
104962306a36Sopenharmony_ci	.irq_set_type = octeon_irq_ciu_gpio_set_type,
105062306a36Sopenharmony_ci#ifdef CONFIG_SMP
105162306a36Sopenharmony_ci	.irq_set_affinity = octeon_irq_ciu_set_affinity_v2,
105262306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
105362306a36Sopenharmony_ci#endif
105462306a36Sopenharmony_ci	.flags = IRQCHIP_SET_TYPE_MASKED,
105562306a36Sopenharmony_ci};
105662306a36Sopenharmony_ci
105762306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_gpio = {
105862306a36Sopenharmony_ci	.name = "CIU-GPIO",
105962306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu_enable_gpio,
106062306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu_disable_gpio,
106162306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu_disable_local,
106262306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu_enable,
106362306a36Sopenharmony_ci	.irq_ack = octeon_irq_ciu_gpio_ack,
106462306a36Sopenharmony_ci	.irq_set_type = octeon_irq_ciu_gpio_set_type,
106562306a36Sopenharmony_ci#ifdef CONFIG_SMP
106662306a36Sopenharmony_ci	.irq_set_affinity = octeon_irq_ciu_set_affinity,
106762306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
106862306a36Sopenharmony_ci#endif
106962306a36Sopenharmony_ci	.flags = IRQCHIP_SET_TYPE_MASKED,
107062306a36Sopenharmony_ci};
107162306a36Sopenharmony_ci
107262306a36Sopenharmony_ci/*
107362306a36Sopenharmony_ci * Watchdog interrupts are special.  They are associated with a single
107462306a36Sopenharmony_ci * core, so we hardwire the affinity to that core.
107562306a36Sopenharmony_ci */
107662306a36Sopenharmony_cistatic void octeon_irq_ciu_wd_enable(struct irq_data *data)
107762306a36Sopenharmony_ci{
107862306a36Sopenharmony_ci	unsigned long flags;
107962306a36Sopenharmony_ci	unsigned long *pen;
108062306a36Sopenharmony_ci	int coreid = data->irq - OCTEON_IRQ_WDOG0;	/* Bit 0-63 of EN1 */
108162306a36Sopenharmony_ci	int cpu = octeon_cpu_for_coreid(coreid);
108262306a36Sopenharmony_ci	raw_spinlock_t *lock = &per_cpu(octeon_irq_ciu_spinlock, cpu);
108362306a36Sopenharmony_ci
108462306a36Sopenharmony_ci	raw_spin_lock_irqsave(lock, flags);
108562306a36Sopenharmony_ci	pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
108662306a36Sopenharmony_ci	__set_bit(coreid, pen);
108762306a36Sopenharmony_ci	/*
108862306a36Sopenharmony_ci	 * Must be visible to octeon_irq_ip{2,3}_ciu() before enabling
108962306a36Sopenharmony_ci	 * the irq.
109062306a36Sopenharmony_ci	 */
109162306a36Sopenharmony_ci	wmb();
109262306a36Sopenharmony_ci	cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
109362306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(lock, flags);
109462306a36Sopenharmony_ci}
109562306a36Sopenharmony_ci
109662306a36Sopenharmony_ci/*
109762306a36Sopenharmony_ci * Watchdog interrupts are special.  They are associated with a single
109862306a36Sopenharmony_ci * core, so we hardwire the affinity to that core.
109962306a36Sopenharmony_ci */
110062306a36Sopenharmony_cistatic void octeon_irq_ciu1_wd_enable_v2(struct irq_data *data)
110162306a36Sopenharmony_ci{
110262306a36Sopenharmony_ci	int coreid = data->irq - OCTEON_IRQ_WDOG0;
110362306a36Sopenharmony_ci	int cpu = octeon_cpu_for_coreid(coreid);
110462306a36Sopenharmony_ci
110562306a36Sopenharmony_ci	set_bit(coreid, &per_cpu(octeon_irq_ciu1_en_mirror, cpu));
110662306a36Sopenharmony_ci	cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(coreid * 2 + 1), 1ull << coreid);
110762306a36Sopenharmony_ci}
110862306a36Sopenharmony_ci
110962306a36Sopenharmony_ci
111062306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_wd_v2 = {
111162306a36Sopenharmony_ci	.name = "CIU-W",
111262306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu1_wd_enable_v2,
111362306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu_disable_all_v2,
111462306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu_disable_local_v2,
111562306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu_enable_local_v2,
111662306a36Sopenharmony_ci};
111762306a36Sopenharmony_ci
111862306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu_wd = {
111962306a36Sopenharmony_ci	.name = "CIU-W",
112062306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu_wd_enable,
112162306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu_disable_all,
112262306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu_disable_local,
112362306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu_enable_local,
112462306a36Sopenharmony_ci};
112562306a36Sopenharmony_ci
112662306a36Sopenharmony_cistatic bool octeon_irq_ciu_is_edge(unsigned int line, unsigned int bit)
112762306a36Sopenharmony_ci{
112862306a36Sopenharmony_ci	bool edge = false;
112962306a36Sopenharmony_ci
113062306a36Sopenharmony_ci	if (line == 0)
113162306a36Sopenharmony_ci		switch (bit) {
113262306a36Sopenharmony_ci		case 48 ... 49: /* GMX DRP */
113362306a36Sopenharmony_ci		case 50: /* IPD_DRP */
113462306a36Sopenharmony_ci		case 52 ... 55: /* Timers */
113562306a36Sopenharmony_ci		case 58: /* MPI */
113662306a36Sopenharmony_ci			edge = true;
113762306a36Sopenharmony_ci			break;
113862306a36Sopenharmony_ci		default:
113962306a36Sopenharmony_ci			break;
114062306a36Sopenharmony_ci		}
114162306a36Sopenharmony_ci	else /* line == 1 */
114262306a36Sopenharmony_ci		switch (bit) {
114362306a36Sopenharmony_ci		case 47: /* PTP */
114462306a36Sopenharmony_ci			edge = true;
114562306a36Sopenharmony_ci			break;
114662306a36Sopenharmony_ci		default:
114762306a36Sopenharmony_ci			break;
114862306a36Sopenharmony_ci		}
114962306a36Sopenharmony_ci	return edge;
115062306a36Sopenharmony_ci}
115162306a36Sopenharmony_ci
115262306a36Sopenharmony_cistruct octeon_irq_gpio_domain_data {
115362306a36Sopenharmony_ci	unsigned int base_hwirq;
115462306a36Sopenharmony_ci};
115562306a36Sopenharmony_ci
115662306a36Sopenharmony_cistatic int octeon_irq_gpio_xlat(struct irq_domain *d,
115762306a36Sopenharmony_ci				struct device_node *node,
115862306a36Sopenharmony_ci				const u32 *intspec,
115962306a36Sopenharmony_ci				unsigned int intsize,
116062306a36Sopenharmony_ci				unsigned long *out_hwirq,
116162306a36Sopenharmony_ci				unsigned int *out_type)
116262306a36Sopenharmony_ci{
116362306a36Sopenharmony_ci	unsigned int type;
116462306a36Sopenharmony_ci	unsigned int pin;
116562306a36Sopenharmony_ci	unsigned int trigger;
116662306a36Sopenharmony_ci
116762306a36Sopenharmony_ci	if (irq_domain_get_of_node(d) != node)
116862306a36Sopenharmony_ci		return -EINVAL;
116962306a36Sopenharmony_ci
117062306a36Sopenharmony_ci	if (intsize < 2)
117162306a36Sopenharmony_ci		return -EINVAL;
117262306a36Sopenharmony_ci
117362306a36Sopenharmony_ci	pin = intspec[0];
117462306a36Sopenharmony_ci	if (pin >= 16)
117562306a36Sopenharmony_ci		return -EINVAL;
117662306a36Sopenharmony_ci
117762306a36Sopenharmony_ci	trigger = intspec[1];
117862306a36Sopenharmony_ci
117962306a36Sopenharmony_ci	switch (trigger) {
118062306a36Sopenharmony_ci	case 1:
118162306a36Sopenharmony_ci		type = IRQ_TYPE_EDGE_RISING;
118262306a36Sopenharmony_ci		break;
118362306a36Sopenharmony_ci	case 2:
118462306a36Sopenharmony_ci		type = IRQ_TYPE_EDGE_FALLING;
118562306a36Sopenharmony_ci		break;
118662306a36Sopenharmony_ci	case 4:
118762306a36Sopenharmony_ci		type = IRQ_TYPE_LEVEL_HIGH;
118862306a36Sopenharmony_ci		break;
118962306a36Sopenharmony_ci	case 8:
119062306a36Sopenharmony_ci		type = IRQ_TYPE_LEVEL_LOW;
119162306a36Sopenharmony_ci		break;
119262306a36Sopenharmony_ci	default:
119362306a36Sopenharmony_ci		pr_err("Error: (%pOFn) Invalid irq trigger specification: %x\n",
119462306a36Sopenharmony_ci		       node,
119562306a36Sopenharmony_ci		       trigger);
119662306a36Sopenharmony_ci		type = IRQ_TYPE_LEVEL_LOW;
119762306a36Sopenharmony_ci		break;
119862306a36Sopenharmony_ci	}
119962306a36Sopenharmony_ci	*out_type = type;
120062306a36Sopenharmony_ci	*out_hwirq = pin;
120162306a36Sopenharmony_ci
120262306a36Sopenharmony_ci	return 0;
120362306a36Sopenharmony_ci}
120462306a36Sopenharmony_ci
120562306a36Sopenharmony_cistatic int octeon_irq_ciu_xlat(struct irq_domain *d,
120662306a36Sopenharmony_ci			       struct device_node *node,
120762306a36Sopenharmony_ci			       const u32 *intspec,
120862306a36Sopenharmony_ci			       unsigned int intsize,
120962306a36Sopenharmony_ci			       unsigned long *out_hwirq,
121062306a36Sopenharmony_ci			       unsigned int *out_type)
121162306a36Sopenharmony_ci{
121262306a36Sopenharmony_ci	unsigned int ciu, bit;
121362306a36Sopenharmony_ci	struct octeon_irq_ciu_domain_data *dd = d->host_data;
121462306a36Sopenharmony_ci
121562306a36Sopenharmony_ci	ciu = intspec[0];
121662306a36Sopenharmony_ci	bit = intspec[1];
121762306a36Sopenharmony_ci
121862306a36Sopenharmony_ci	if (ciu >= dd->num_sum || bit > 63)
121962306a36Sopenharmony_ci		return -EINVAL;
122062306a36Sopenharmony_ci
122162306a36Sopenharmony_ci	*out_hwirq = (ciu << 6) | bit;
122262306a36Sopenharmony_ci	*out_type = 0;
122362306a36Sopenharmony_ci
122462306a36Sopenharmony_ci	return 0;
122562306a36Sopenharmony_ci}
122662306a36Sopenharmony_ci
122762306a36Sopenharmony_cistatic struct irq_chip *octeon_irq_ciu_chip;
122862306a36Sopenharmony_cistatic struct irq_chip *octeon_irq_ciu_chip_edge;
122962306a36Sopenharmony_cistatic struct irq_chip *octeon_irq_gpio_chip;
123062306a36Sopenharmony_ci
123162306a36Sopenharmony_cistatic int octeon_irq_ciu_map(struct irq_domain *d,
123262306a36Sopenharmony_ci			      unsigned int virq, irq_hw_number_t hw)
123362306a36Sopenharmony_ci{
123462306a36Sopenharmony_ci	int rv;
123562306a36Sopenharmony_ci	unsigned int line = hw >> 6;
123662306a36Sopenharmony_ci	unsigned int bit = hw & 63;
123762306a36Sopenharmony_ci	struct octeon_irq_ciu_domain_data *dd = d->host_data;
123862306a36Sopenharmony_ci
123962306a36Sopenharmony_ci	if (line >= dd->num_sum || octeon_irq_ciu_to_irq[line][bit] != 0)
124062306a36Sopenharmony_ci		return -EINVAL;
124162306a36Sopenharmony_ci
124262306a36Sopenharmony_ci	if (line == 2) {
124362306a36Sopenharmony_ci		if (octeon_irq_ciu_is_edge(line, bit))
124462306a36Sopenharmony_ci			rv = octeon_irq_set_ciu_mapping(virq, line, bit, 0,
124562306a36Sopenharmony_ci				&octeon_irq_chip_ciu_sum2_edge,
124662306a36Sopenharmony_ci				handle_edge_irq);
124762306a36Sopenharmony_ci		else
124862306a36Sopenharmony_ci			rv = octeon_irq_set_ciu_mapping(virq, line, bit, 0,
124962306a36Sopenharmony_ci				&octeon_irq_chip_ciu_sum2,
125062306a36Sopenharmony_ci				handle_level_irq);
125162306a36Sopenharmony_ci	} else {
125262306a36Sopenharmony_ci		if (octeon_irq_ciu_is_edge(line, bit))
125362306a36Sopenharmony_ci			rv = octeon_irq_set_ciu_mapping(virq, line, bit, 0,
125462306a36Sopenharmony_ci				octeon_irq_ciu_chip_edge,
125562306a36Sopenharmony_ci				handle_edge_irq);
125662306a36Sopenharmony_ci		else
125762306a36Sopenharmony_ci			rv = octeon_irq_set_ciu_mapping(virq, line, bit, 0,
125862306a36Sopenharmony_ci				octeon_irq_ciu_chip,
125962306a36Sopenharmony_ci				handle_level_irq);
126062306a36Sopenharmony_ci	}
126162306a36Sopenharmony_ci	return rv;
126262306a36Sopenharmony_ci}
126362306a36Sopenharmony_ci
126462306a36Sopenharmony_cistatic int octeon_irq_gpio_map(struct irq_domain *d,
126562306a36Sopenharmony_ci			       unsigned int virq, irq_hw_number_t hw)
126662306a36Sopenharmony_ci{
126762306a36Sopenharmony_ci	struct octeon_irq_gpio_domain_data *gpiod = d->host_data;
126862306a36Sopenharmony_ci	unsigned int line, bit;
126962306a36Sopenharmony_ci	int r;
127062306a36Sopenharmony_ci
127162306a36Sopenharmony_ci	line = (hw + gpiod->base_hwirq) >> 6;
127262306a36Sopenharmony_ci	bit = (hw + gpiod->base_hwirq) & 63;
127362306a36Sopenharmony_ci	if (line >= ARRAY_SIZE(octeon_irq_ciu_to_irq) ||
127462306a36Sopenharmony_ci		octeon_irq_ciu_to_irq[line][bit] != 0)
127562306a36Sopenharmony_ci		return -EINVAL;
127662306a36Sopenharmony_ci
127762306a36Sopenharmony_ci	/*
127862306a36Sopenharmony_ci	 * Default to handle_level_irq. If the DT contains a different
127962306a36Sopenharmony_ci	 * trigger type, it will call the irq_set_type callback and
128062306a36Sopenharmony_ci	 * the handler gets updated.
128162306a36Sopenharmony_ci	 */
128262306a36Sopenharmony_ci	r = octeon_irq_set_ciu_mapping(virq, line, bit, hw,
128362306a36Sopenharmony_ci				       octeon_irq_gpio_chip, handle_level_irq);
128462306a36Sopenharmony_ci	return r;
128562306a36Sopenharmony_ci}
128662306a36Sopenharmony_ci
128762306a36Sopenharmony_cistatic const struct irq_domain_ops octeon_irq_domain_ciu_ops = {
128862306a36Sopenharmony_ci	.map = octeon_irq_ciu_map,
128962306a36Sopenharmony_ci	.unmap = octeon_irq_free_cd,
129062306a36Sopenharmony_ci	.xlate = octeon_irq_ciu_xlat,
129162306a36Sopenharmony_ci};
129262306a36Sopenharmony_ci
129362306a36Sopenharmony_cistatic const struct irq_domain_ops octeon_irq_domain_gpio_ops = {
129462306a36Sopenharmony_ci	.map = octeon_irq_gpio_map,
129562306a36Sopenharmony_ci	.unmap = octeon_irq_free_cd,
129662306a36Sopenharmony_ci	.xlate = octeon_irq_gpio_xlat,
129762306a36Sopenharmony_ci};
129862306a36Sopenharmony_ci
129962306a36Sopenharmony_cistatic void octeon_irq_ip2_ciu(void)
130062306a36Sopenharmony_ci{
130162306a36Sopenharmony_ci	const unsigned long core_id = cvmx_get_core_num();
130262306a36Sopenharmony_ci	u64 ciu_sum = cvmx_read_csr(CVMX_CIU_INTX_SUM0(core_id * 2));
130362306a36Sopenharmony_ci
130462306a36Sopenharmony_ci	ciu_sum &= __this_cpu_read(octeon_irq_ciu0_en_mirror);
130562306a36Sopenharmony_ci	if (likely(ciu_sum)) {
130662306a36Sopenharmony_ci		int bit = fls64(ciu_sum) - 1;
130762306a36Sopenharmony_ci		int irq = octeon_irq_ciu_to_irq[0][bit];
130862306a36Sopenharmony_ci		if (likely(irq))
130962306a36Sopenharmony_ci			do_IRQ(irq);
131062306a36Sopenharmony_ci		else
131162306a36Sopenharmony_ci			spurious_interrupt();
131262306a36Sopenharmony_ci	} else {
131362306a36Sopenharmony_ci		spurious_interrupt();
131462306a36Sopenharmony_ci	}
131562306a36Sopenharmony_ci}
131662306a36Sopenharmony_ci
131762306a36Sopenharmony_cistatic void octeon_irq_ip3_ciu(void)
131862306a36Sopenharmony_ci{
131962306a36Sopenharmony_ci	u64 ciu_sum = cvmx_read_csr(CVMX_CIU_INT_SUM1);
132062306a36Sopenharmony_ci
132162306a36Sopenharmony_ci	ciu_sum &= __this_cpu_read(octeon_irq_ciu1_en_mirror);
132262306a36Sopenharmony_ci	if (likely(ciu_sum)) {
132362306a36Sopenharmony_ci		int bit = fls64(ciu_sum) - 1;
132462306a36Sopenharmony_ci		int irq = octeon_irq_ciu_to_irq[1][bit];
132562306a36Sopenharmony_ci		if (likely(irq))
132662306a36Sopenharmony_ci			do_IRQ(irq);
132762306a36Sopenharmony_ci		else
132862306a36Sopenharmony_ci			spurious_interrupt();
132962306a36Sopenharmony_ci	} else {
133062306a36Sopenharmony_ci		spurious_interrupt();
133162306a36Sopenharmony_ci	}
133262306a36Sopenharmony_ci}
133362306a36Sopenharmony_ci
133462306a36Sopenharmony_cistatic void octeon_irq_ip4_ciu(void)
133562306a36Sopenharmony_ci{
133662306a36Sopenharmony_ci	int coreid = cvmx_get_core_num();
133762306a36Sopenharmony_ci	u64 ciu_sum = cvmx_read_csr(CVMX_CIU_SUM2_PPX_IP4(coreid));
133862306a36Sopenharmony_ci	u64 ciu_en = cvmx_read_csr(CVMX_CIU_EN2_PPX_IP4(coreid));
133962306a36Sopenharmony_ci
134062306a36Sopenharmony_ci	ciu_sum &= ciu_en;
134162306a36Sopenharmony_ci	if (likely(ciu_sum)) {
134262306a36Sopenharmony_ci		int bit = fls64(ciu_sum) - 1;
134362306a36Sopenharmony_ci		int irq = octeon_irq_ciu_to_irq[2][bit];
134462306a36Sopenharmony_ci
134562306a36Sopenharmony_ci		if (likely(irq))
134662306a36Sopenharmony_ci			do_IRQ(irq);
134762306a36Sopenharmony_ci		else
134862306a36Sopenharmony_ci			spurious_interrupt();
134962306a36Sopenharmony_ci	} else {
135062306a36Sopenharmony_ci		spurious_interrupt();
135162306a36Sopenharmony_ci	}
135262306a36Sopenharmony_ci}
135362306a36Sopenharmony_ci
135462306a36Sopenharmony_cistatic bool octeon_irq_use_ip4;
135562306a36Sopenharmony_ci
135662306a36Sopenharmony_cistatic void octeon_irq_local_enable_ip4(void *arg)
135762306a36Sopenharmony_ci{
135862306a36Sopenharmony_ci	set_c0_status(STATUSF_IP4);
135962306a36Sopenharmony_ci}
136062306a36Sopenharmony_ci
136162306a36Sopenharmony_cistatic void octeon_irq_ip4_mask(void)
136262306a36Sopenharmony_ci{
136362306a36Sopenharmony_ci	clear_c0_status(STATUSF_IP4);
136462306a36Sopenharmony_ci	spurious_interrupt();
136562306a36Sopenharmony_ci}
136662306a36Sopenharmony_ci
136762306a36Sopenharmony_cistatic void (*octeon_irq_ip2)(void);
136862306a36Sopenharmony_cistatic void (*octeon_irq_ip3)(void);
136962306a36Sopenharmony_cistatic void (*octeon_irq_ip4)(void);
137062306a36Sopenharmony_ci
137162306a36Sopenharmony_civoid (*octeon_irq_setup_secondary)(void);
137262306a36Sopenharmony_ci
137362306a36Sopenharmony_civoid octeon_irq_set_ip4_handler(octeon_irq_ip4_handler_t h)
137462306a36Sopenharmony_ci{
137562306a36Sopenharmony_ci	octeon_irq_ip4 = h;
137662306a36Sopenharmony_ci	octeon_irq_use_ip4 = true;
137762306a36Sopenharmony_ci	on_each_cpu(octeon_irq_local_enable_ip4, NULL, 1);
137862306a36Sopenharmony_ci}
137962306a36Sopenharmony_ci
138062306a36Sopenharmony_cistatic void octeon_irq_percpu_enable(void)
138162306a36Sopenharmony_ci{
138262306a36Sopenharmony_ci	irq_cpu_online();
138362306a36Sopenharmony_ci}
138462306a36Sopenharmony_ci
138562306a36Sopenharmony_cistatic void octeon_irq_init_ciu_percpu(void)
138662306a36Sopenharmony_ci{
138762306a36Sopenharmony_ci	int coreid = cvmx_get_core_num();
138862306a36Sopenharmony_ci
138962306a36Sopenharmony_ci
139062306a36Sopenharmony_ci	__this_cpu_write(octeon_irq_ciu0_en_mirror, 0);
139162306a36Sopenharmony_ci	__this_cpu_write(octeon_irq_ciu1_en_mirror, 0);
139262306a36Sopenharmony_ci	wmb();
139362306a36Sopenharmony_ci	raw_spin_lock_init(this_cpu_ptr(&octeon_irq_ciu_spinlock));
139462306a36Sopenharmony_ci	/*
139562306a36Sopenharmony_ci	 * Disable All CIU Interrupts. The ones we need will be
139662306a36Sopenharmony_ci	 * enabled later.  Read the SUM register so we know the write
139762306a36Sopenharmony_ci	 * completed.
139862306a36Sopenharmony_ci	 */
139962306a36Sopenharmony_ci	cvmx_write_csr(CVMX_CIU_INTX_EN0((coreid * 2)), 0);
140062306a36Sopenharmony_ci	cvmx_write_csr(CVMX_CIU_INTX_EN0((coreid * 2 + 1)), 0);
140162306a36Sopenharmony_ci	cvmx_write_csr(CVMX_CIU_INTX_EN1((coreid * 2)), 0);
140262306a36Sopenharmony_ci	cvmx_write_csr(CVMX_CIU_INTX_EN1((coreid * 2 + 1)), 0);
140362306a36Sopenharmony_ci	cvmx_read_csr(CVMX_CIU_INTX_SUM0((coreid * 2)));
140462306a36Sopenharmony_ci}
140562306a36Sopenharmony_ci
140662306a36Sopenharmony_cistatic void octeon_irq_init_ciu2_percpu(void)
140762306a36Sopenharmony_ci{
140862306a36Sopenharmony_ci	u64 regx, ipx;
140962306a36Sopenharmony_ci	int coreid = cvmx_get_core_num();
141062306a36Sopenharmony_ci	u64 base = CVMX_CIU2_EN_PPX_IP2_WRKQ(coreid);
141162306a36Sopenharmony_ci
141262306a36Sopenharmony_ci	/*
141362306a36Sopenharmony_ci	 * Disable All CIU2 Interrupts. The ones we need will be
141462306a36Sopenharmony_ci	 * enabled later.  Read the SUM register so we know the write
141562306a36Sopenharmony_ci	 * completed.
141662306a36Sopenharmony_ci	 *
141762306a36Sopenharmony_ci	 * There are 9 registers and 3 IPX levels with strides 0x1000
141862306a36Sopenharmony_ci	 * and 0x200 respectively.  Use loops to clear them.
141962306a36Sopenharmony_ci	 */
142062306a36Sopenharmony_ci	for (regx = 0; regx <= 0x8000; regx += 0x1000) {
142162306a36Sopenharmony_ci		for (ipx = 0; ipx <= 0x400; ipx += 0x200)
142262306a36Sopenharmony_ci			cvmx_write_csr(base + regx + ipx, 0);
142362306a36Sopenharmony_ci	}
142462306a36Sopenharmony_ci
142562306a36Sopenharmony_ci	cvmx_read_csr(CVMX_CIU2_SUM_PPX_IP2(coreid));
142662306a36Sopenharmony_ci}
142762306a36Sopenharmony_ci
142862306a36Sopenharmony_cistatic void octeon_irq_setup_secondary_ciu(void)
142962306a36Sopenharmony_ci{
143062306a36Sopenharmony_ci	octeon_irq_init_ciu_percpu();
143162306a36Sopenharmony_ci	octeon_irq_percpu_enable();
143262306a36Sopenharmony_ci
143362306a36Sopenharmony_ci	/* Enable the CIU lines */
143462306a36Sopenharmony_ci	set_c0_status(STATUSF_IP3 | STATUSF_IP2);
143562306a36Sopenharmony_ci	if (octeon_irq_use_ip4)
143662306a36Sopenharmony_ci		set_c0_status(STATUSF_IP4);
143762306a36Sopenharmony_ci	else
143862306a36Sopenharmony_ci		clear_c0_status(STATUSF_IP4);
143962306a36Sopenharmony_ci}
144062306a36Sopenharmony_ci
144162306a36Sopenharmony_cistatic void octeon_irq_setup_secondary_ciu2(void)
144262306a36Sopenharmony_ci{
144362306a36Sopenharmony_ci	octeon_irq_init_ciu2_percpu();
144462306a36Sopenharmony_ci	octeon_irq_percpu_enable();
144562306a36Sopenharmony_ci
144662306a36Sopenharmony_ci	/* Enable the CIU lines */
144762306a36Sopenharmony_ci	set_c0_status(STATUSF_IP3 | STATUSF_IP2);
144862306a36Sopenharmony_ci	if (octeon_irq_use_ip4)
144962306a36Sopenharmony_ci		set_c0_status(STATUSF_IP4);
145062306a36Sopenharmony_ci	else
145162306a36Sopenharmony_ci		clear_c0_status(STATUSF_IP4);
145262306a36Sopenharmony_ci}
145362306a36Sopenharmony_ci
145462306a36Sopenharmony_cistatic int __init octeon_irq_init_ciu(
145562306a36Sopenharmony_ci	struct device_node *ciu_node, struct device_node *parent)
145662306a36Sopenharmony_ci{
145762306a36Sopenharmony_ci	int i, r;
145862306a36Sopenharmony_ci	struct irq_chip *chip;
145962306a36Sopenharmony_ci	struct irq_chip *chip_edge;
146062306a36Sopenharmony_ci	struct irq_chip *chip_mbox;
146162306a36Sopenharmony_ci	struct irq_chip *chip_wd;
146262306a36Sopenharmony_ci	struct irq_domain *ciu_domain = NULL;
146362306a36Sopenharmony_ci	struct octeon_irq_ciu_domain_data *dd;
146462306a36Sopenharmony_ci
146562306a36Sopenharmony_ci	dd = kzalloc(sizeof(*dd), GFP_KERNEL);
146662306a36Sopenharmony_ci	if (!dd)
146762306a36Sopenharmony_ci		return -ENOMEM;
146862306a36Sopenharmony_ci
146962306a36Sopenharmony_ci	octeon_irq_init_ciu_percpu();
147062306a36Sopenharmony_ci	octeon_irq_setup_secondary = octeon_irq_setup_secondary_ciu;
147162306a36Sopenharmony_ci
147262306a36Sopenharmony_ci	octeon_irq_ip2 = octeon_irq_ip2_ciu;
147362306a36Sopenharmony_ci	octeon_irq_ip3 = octeon_irq_ip3_ciu;
147462306a36Sopenharmony_ci	if ((OCTEON_IS_OCTEON2() || OCTEON_IS_OCTEON3())
147562306a36Sopenharmony_ci		&& !OCTEON_IS_MODEL(OCTEON_CN63XX)) {
147662306a36Sopenharmony_ci		octeon_irq_ip4 =  octeon_irq_ip4_ciu;
147762306a36Sopenharmony_ci		dd->num_sum = 3;
147862306a36Sopenharmony_ci		octeon_irq_use_ip4 = true;
147962306a36Sopenharmony_ci	} else {
148062306a36Sopenharmony_ci		octeon_irq_ip4 = octeon_irq_ip4_mask;
148162306a36Sopenharmony_ci		dd->num_sum = 2;
148262306a36Sopenharmony_ci		octeon_irq_use_ip4 = false;
148362306a36Sopenharmony_ci	}
148462306a36Sopenharmony_ci	if (OCTEON_IS_MODEL(OCTEON_CN58XX_PASS2_X) ||
148562306a36Sopenharmony_ci	    OCTEON_IS_MODEL(OCTEON_CN56XX_PASS2_X) ||
148662306a36Sopenharmony_ci	    OCTEON_IS_MODEL(OCTEON_CN52XX_PASS2_X) ||
148762306a36Sopenharmony_ci	    OCTEON_IS_OCTEON2() || OCTEON_IS_OCTEON3()) {
148862306a36Sopenharmony_ci		chip = &octeon_irq_chip_ciu_v2;
148962306a36Sopenharmony_ci		chip_edge = &octeon_irq_chip_ciu_v2_edge;
149062306a36Sopenharmony_ci		chip_mbox = &octeon_irq_chip_ciu_mbox_v2;
149162306a36Sopenharmony_ci		chip_wd = &octeon_irq_chip_ciu_wd_v2;
149262306a36Sopenharmony_ci		octeon_irq_gpio_chip = &octeon_irq_chip_ciu_gpio_v2;
149362306a36Sopenharmony_ci	} else {
149462306a36Sopenharmony_ci		chip = &octeon_irq_chip_ciu;
149562306a36Sopenharmony_ci		chip_edge = &octeon_irq_chip_ciu_edge;
149662306a36Sopenharmony_ci		chip_mbox = &octeon_irq_chip_ciu_mbox;
149762306a36Sopenharmony_ci		chip_wd = &octeon_irq_chip_ciu_wd;
149862306a36Sopenharmony_ci		octeon_irq_gpio_chip = &octeon_irq_chip_ciu_gpio;
149962306a36Sopenharmony_ci	}
150062306a36Sopenharmony_ci	octeon_irq_ciu_chip = chip;
150162306a36Sopenharmony_ci	octeon_irq_ciu_chip_edge = chip_edge;
150262306a36Sopenharmony_ci
150362306a36Sopenharmony_ci	/* Mips internal */
150462306a36Sopenharmony_ci	octeon_irq_init_core();
150562306a36Sopenharmony_ci
150662306a36Sopenharmony_ci	ciu_domain = irq_domain_add_tree(
150762306a36Sopenharmony_ci		ciu_node, &octeon_irq_domain_ciu_ops, dd);
150862306a36Sopenharmony_ci	irq_set_default_host(ciu_domain);
150962306a36Sopenharmony_ci
151062306a36Sopenharmony_ci	/* CIU_0 */
151162306a36Sopenharmony_ci	for (i = 0; i < 16; i++) {
151262306a36Sopenharmony_ci		r = octeon_irq_force_ciu_mapping(
151362306a36Sopenharmony_ci			ciu_domain, i + OCTEON_IRQ_WORKQ0, 0, i + 0);
151462306a36Sopenharmony_ci		if (r)
151562306a36Sopenharmony_ci			goto err;
151662306a36Sopenharmony_ci	}
151762306a36Sopenharmony_ci
151862306a36Sopenharmony_ci	r = irq_alloc_desc_at(OCTEON_IRQ_MBOX0, -1);
151962306a36Sopenharmony_ci	if (r < 0) {
152062306a36Sopenharmony_ci		pr_err("Failed to allocate desc for %s\n", "OCTEON_IRQ_MBOX0");
152162306a36Sopenharmony_ci		goto err;
152262306a36Sopenharmony_ci	}
152362306a36Sopenharmony_ci	r = octeon_irq_set_ciu_mapping(
152462306a36Sopenharmony_ci		OCTEON_IRQ_MBOX0, 0, 32, 0, chip_mbox, handle_percpu_irq);
152562306a36Sopenharmony_ci	if (r)
152662306a36Sopenharmony_ci		goto err;
152762306a36Sopenharmony_ci	r = irq_alloc_desc_at(OCTEON_IRQ_MBOX1, -1);
152862306a36Sopenharmony_ci	if (r < 0) {
152962306a36Sopenharmony_ci		pr_err("Failed to allocate desc for %s\n", "OCTEON_IRQ_MBOX1");
153062306a36Sopenharmony_ci		goto err;
153162306a36Sopenharmony_ci	}
153262306a36Sopenharmony_ci	r = octeon_irq_set_ciu_mapping(
153362306a36Sopenharmony_ci		OCTEON_IRQ_MBOX1, 0, 33, 0, chip_mbox, handle_percpu_irq);
153462306a36Sopenharmony_ci	if (r)
153562306a36Sopenharmony_ci		goto err;
153662306a36Sopenharmony_ci
153762306a36Sopenharmony_ci	for (i = 0; i < 4; i++) {
153862306a36Sopenharmony_ci		r = octeon_irq_force_ciu_mapping(
153962306a36Sopenharmony_ci			ciu_domain, i + OCTEON_IRQ_PCI_INT0, 0, i + 36);
154062306a36Sopenharmony_ci		if (r)
154162306a36Sopenharmony_ci			goto err;
154262306a36Sopenharmony_ci	}
154362306a36Sopenharmony_ci	for (i = 0; i < 4; i++) {
154462306a36Sopenharmony_ci		r = octeon_irq_force_ciu_mapping(
154562306a36Sopenharmony_ci			ciu_domain, i + OCTEON_IRQ_PCI_MSI0, 0, i + 40);
154662306a36Sopenharmony_ci		if (r)
154762306a36Sopenharmony_ci			goto err;
154862306a36Sopenharmony_ci	}
154962306a36Sopenharmony_ci
155062306a36Sopenharmony_ci	r = octeon_irq_force_ciu_mapping(ciu_domain, OCTEON_IRQ_TWSI, 0, 45);
155162306a36Sopenharmony_ci	if (r)
155262306a36Sopenharmony_ci		goto err;
155362306a36Sopenharmony_ci
155462306a36Sopenharmony_ci	r = octeon_irq_force_ciu_mapping(ciu_domain, OCTEON_IRQ_RML, 0, 46);
155562306a36Sopenharmony_ci	if (r)
155662306a36Sopenharmony_ci		goto err;
155762306a36Sopenharmony_ci
155862306a36Sopenharmony_ci	for (i = 0; i < 4; i++) {
155962306a36Sopenharmony_ci		r = octeon_irq_force_ciu_mapping(
156062306a36Sopenharmony_ci			ciu_domain, i + OCTEON_IRQ_TIMER0, 0, i + 52);
156162306a36Sopenharmony_ci		if (r)
156262306a36Sopenharmony_ci			goto err;
156362306a36Sopenharmony_ci	}
156462306a36Sopenharmony_ci
156562306a36Sopenharmony_ci	r = octeon_irq_force_ciu_mapping(ciu_domain, OCTEON_IRQ_TWSI2, 0, 59);
156662306a36Sopenharmony_ci	if (r)
156762306a36Sopenharmony_ci		goto err;
156862306a36Sopenharmony_ci
156962306a36Sopenharmony_ci	r = irq_alloc_descs(OCTEON_IRQ_WDOG0, OCTEON_IRQ_WDOG0, 16, -1);
157062306a36Sopenharmony_ci	if (r < 0) {
157162306a36Sopenharmony_ci		pr_err("Failed to allocate desc for %s\n", "OCTEON_IRQ_WDOGx");
157262306a36Sopenharmony_ci		goto err;
157362306a36Sopenharmony_ci	}
157462306a36Sopenharmony_ci	/* CIU_1 */
157562306a36Sopenharmony_ci	for (i = 0; i < 16; i++) {
157662306a36Sopenharmony_ci		r = octeon_irq_set_ciu_mapping(
157762306a36Sopenharmony_ci			i + OCTEON_IRQ_WDOG0, 1, i + 0, 0, chip_wd,
157862306a36Sopenharmony_ci			handle_level_irq);
157962306a36Sopenharmony_ci		if (r)
158062306a36Sopenharmony_ci			goto err;
158162306a36Sopenharmony_ci	}
158262306a36Sopenharmony_ci
158362306a36Sopenharmony_ci	/* Enable the CIU lines */
158462306a36Sopenharmony_ci	set_c0_status(STATUSF_IP3 | STATUSF_IP2);
158562306a36Sopenharmony_ci	if (octeon_irq_use_ip4)
158662306a36Sopenharmony_ci		set_c0_status(STATUSF_IP4);
158762306a36Sopenharmony_ci	else
158862306a36Sopenharmony_ci		clear_c0_status(STATUSF_IP4);
158962306a36Sopenharmony_ci
159062306a36Sopenharmony_ci	return 0;
159162306a36Sopenharmony_cierr:
159262306a36Sopenharmony_ci	return r;
159362306a36Sopenharmony_ci}
159462306a36Sopenharmony_ci
159562306a36Sopenharmony_cistatic int __init octeon_irq_init_gpio(
159662306a36Sopenharmony_ci	struct device_node *gpio_node, struct device_node *parent)
159762306a36Sopenharmony_ci{
159862306a36Sopenharmony_ci	struct octeon_irq_gpio_domain_data *gpiod;
159962306a36Sopenharmony_ci	u32 interrupt_cells;
160062306a36Sopenharmony_ci	unsigned int base_hwirq;
160162306a36Sopenharmony_ci	int r;
160262306a36Sopenharmony_ci
160362306a36Sopenharmony_ci	r = of_property_read_u32(parent, "#interrupt-cells", &interrupt_cells);
160462306a36Sopenharmony_ci	if (r)
160562306a36Sopenharmony_ci		return r;
160662306a36Sopenharmony_ci
160762306a36Sopenharmony_ci	if (interrupt_cells == 1) {
160862306a36Sopenharmony_ci		u32 v;
160962306a36Sopenharmony_ci
161062306a36Sopenharmony_ci		r = of_property_read_u32_index(gpio_node, "interrupts", 0, &v);
161162306a36Sopenharmony_ci		if (r) {
161262306a36Sopenharmony_ci			pr_warn("No \"interrupts\" property.\n");
161362306a36Sopenharmony_ci			return r;
161462306a36Sopenharmony_ci		}
161562306a36Sopenharmony_ci		base_hwirq = v;
161662306a36Sopenharmony_ci	} else if (interrupt_cells == 2) {
161762306a36Sopenharmony_ci		u32 v0, v1;
161862306a36Sopenharmony_ci
161962306a36Sopenharmony_ci		r = of_property_read_u32_index(gpio_node, "interrupts", 0, &v0);
162062306a36Sopenharmony_ci		if (r) {
162162306a36Sopenharmony_ci			pr_warn("No \"interrupts\" property.\n");
162262306a36Sopenharmony_ci			return r;
162362306a36Sopenharmony_ci		}
162462306a36Sopenharmony_ci		r = of_property_read_u32_index(gpio_node, "interrupts", 1, &v1);
162562306a36Sopenharmony_ci		if (r) {
162662306a36Sopenharmony_ci			pr_warn("No \"interrupts\" property.\n");
162762306a36Sopenharmony_ci			return r;
162862306a36Sopenharmony_ci		}
162962306a36Sopenharmony_ci		base_hwirq = (v0 << 6) | v1;
163062306a36Sopenharmony_ci	} else {
163162306a36Sopenharmony_ci		pr_warn("Bad \"#interrupt-cells\" property: %u\n",
163262306a36Sopenharmony_ci			interrupt_cells);
163362306a36Sopenharmony_ci		return -EINVAL;
163462306a36Sopenharmony_ci	}
163562306a36Sopenharmony_ci
163662306a36Sopenharmony_ci	gpiod = kzalloc(sizeof(*gpiod), GFP_KERNEL);
163762306a36Sopenharmony_ci	if (gpiod) {
163862306a36Sopenharmony_ci		/* gpio domain host_data is the base hwirq number. */
163962306a36Sopenharmony_ci		gpiod->base_hwirq = base_hwirq;
164062306a36Sopenharmony_ci		irq_domain_add_linear(
164162306a36Sopenharmony_ci			gpio_node, 16, &octeon_irq_domain_gpio_ops, gpiod);
164262306a36Sopenharmony_ci	} else {
164362306a36Sopenharmony_ci		pr_warn("Cannot allocate memory for GPIO irq_domain.\n");
164462306a36Sopenharmony_ci		return -ENOMEM;
164562306a36Sopenharmony_ci	}
164662306a36Sopenharmony_ci
164762306a36Sopenharmony_ci	/*
164862306a36Sopenharmony_ci	 * Clear the OF_POPULATED flag that was set by of_irq_init()
164962306a36Sopenharmony_ci	 * so that all GPIO devices will be probed.
165062306a36Sopenharmony_ci	 */
165162306a36Sopenharmony_ci	of_node_clear_flag(gpio_node, OF_POPULATED);
165262306a36Sopenharmony_ci
165362306a36Sopenharmony_ci	return 0;
165462306a36Sopenharmony_ci}
165562306a36Sopenharmony_ci/*
165662306a36Sopenharmony_ci * Watchdog interrupts are special.  They are associated with a single
165762306a36Sopenharmony_ci * core, so we hardwire the affinity to that core.
165862306a36Sopenharmony_ci */
165962306a36Sopenharmony_cistatic void octeon_irq_ciu2_wd_enable(struct irq_data *data)
166062306a36Sopenharmony_ci{
166162306a36Sopenharmony_ci	u64 mask;
166262306a36Sopenharmony_ci	u64 en_addr;
166362306a36Sopenharmony_ci	int coreid = data->irq - OCTEON_IRQ_WDOG0;
166462306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
166562306a36Sopenharmony_ci
166662306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
166762306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
166862306a36Sopenharmony_ci
166962306a36Sopenharmony_ci	en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1S(coreid) +
167062306a36Sopenharmony_ci		(0x1000ull * cd->line);
167162306a36Sopenharmony_ci	cvmx_write_csr(en_addr, mask);
167262306a36Sopenharmony_ci
167362306a36Sopenharmony_ci}
167462306a36Sopenharmony_ci
167562306a36Sopenharmony_cistatic void octeon_irq_ciu2_enable(struct irq_data *data)
167662306a36Sopenharmony_ci{
167762306a36Sopenharmony_ci	u64 mask;
167862306a36Sopenharmony_ci	u64 en_addr;
167962306a36Sopenharmony_ci	int cpu = next_cpu_for_irq(data);
168062306a36Sopenharmony_ci	int coreid = octeon_coreid_for_cpu(cpu);
168162306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
168262306a36Sopenharmony_ci
168362306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
168462306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
168562306a36Sopenharmony_ci
168662306a36Sopenharmony_ci	en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1S(coreid) +
168762306a36Sopenharmony_ci		(0x1000ull * cd->line);
168862306a36Sopenharmony_ci	cvmx_write_csr(en_addr, mask);
168962306a36Sopenharmony_ci}
169062306a36Sopenharmony_ci
169162306a36Sopenharmony_cistatic void octeon_irq_ciu2_enable_local(struct irq_data *data)
169262306a36Sopenharmony_ci{
169362306a36Sopenharmony_ci	u64 mask;
169462306a36Sopenharmony_ci	u64 en_addr;
169562306a36Sopenharmony_ci	int coreid = cvmx_get_core_num();
169662306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
169762306a36Sopenharmony_ci
169862306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
169962306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
170062306a36Sopenharmony_ci
170162306a36Sopenharmony_ci	en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1S(coreid) +
170262306a36Sopenharmony_ci		(0x1000ull * cd->line);
170362306a36Sopenharmony_ci	cvmx_write_csr(en_addr, mask);
170462306a36Sopenharmony_ci
170562306a36Sopenharmony_ci}
170662306a36Sopenharmony_ci
170762306a36Sopenharmony_cistatic void octeon_irq_ciu2_disable_local(struct irq_data *data)
170862306a36Sopenharmony_ci{
170962306a36Sopenharmony_ci	u64 mask;
171062306a36Sopenharmony_ci	u64 en_addr;
171162306a36Sopenharmony_ci	int coreid = cvmx_get_core_num();
171262306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
171362306a36Sopenharmony_ci
171462306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
171562306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
171662306a36Sopenharmony_ci
171762306a36Sopenharmony_ci	en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1C(coreid) +
171862306a36Sopenharmony_ci		(0x1000ull * cd->line);
171962306a36Sopenharmony_ci	cvmx_write_csr(en_addr, mask);
172062306a36Sopenharmony_ci
172162306a36Sopenharmony_ci}
172262306a36Sopenharmony_ci
172362306a36Sopenharmony_cistatic void octeon_irq_ciu2_ack(struct irq_data *data)
172462306a36Sopenharmony_ci{
172562306a36Sopenharmony_ci	u64 mask;
172662306a36Sopenharmony_ci	u64 en_addr;
172762306a36Sopenharmony_ci	int coreid = cvmx_get_core_num();
172862306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
172962306a36Sopenharmony_ci
173062306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
173162306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
173262306a36Sopenharmony_ci
173362306a36Sopenharmony_ci	en_addr = CVMX_CIU2_RAW_PPX_IP2_WRKQ(coreid) + (0x1000ull * cd->line);
173462306a36Sopenharmony_ci	cvmx_write_csr(en_addr, mask);
173562306a36Sopenharmony_ci
173662306a36Sopenharmony_ci}
173762306a36Sopenharmony_ci
173862306a36Sopenharmony_cistatic void octeon_irq_ciu2_disable_all(struct irq_data *data)
173962306a36Sopenharmony_ci{
174062306a36Sopenharmony_ci	int cpu;
174162306a36Sopenharmony_ci	u64 mask;
174262306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
174362306a36Sopenharmony_ci
174462306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
174562306a36Sopenharmony_ci	mask = 1ull << (cd->bit);
174662306a36Sopenharmony_ci
174762306a36Sopenharmony_ci	for_each_online_cpu(cpu) {
174862306a36Sopenharmony_ci		u64 en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1C(
174962306a36Sopenharmony_ci			octeon_coreid_for_cpu(cpu)) + (0x1000ull * cd->line);
175062306a36Sopenharmony_ci		cvmx_write_csr(en_addr, mask);
175162306a36Sopenharmony_ci	}
175262306a36Sopenharmony_ci}
175362306a36Sopenharmony_ci
175462306a36Sopenharmony_cistatic void octeon_irq_ciu2_mbox_enable_all(struct irq_data *data)
175562306a36Sopenharmony_ci{
175662306a36Sopenharmony_ci	int cpu;
175762306a36Sopenharmony_ci	u64 mask;
175862306a36Sopenharmony_ci
175962306a36Sopenharmony_ci	mask = 1ull << (data->irq - OCTEON_IRQ_MBOX0);
176062306a36Sopenharmony_ci
176162306a36Sopenharmony_ci	for_each_online_cpu(cpu) {
176262306a36Sopenharmony_ci		u64 en_addr = CVMX_CIU2_EN_PPX_IP3_MBOX_W1S(
176362306a36Sopenharmony_ci			octeon_coreid_for_cpu(cpu));
176462306a36Sopenharmony_ci		cvmx_write_csr(en_addr, mask);
176562306a36Sopenharmony_ci	}
176662306a36Sopenharmony_ci}
176762306a36Sopenharmony_ci
176862306a36Sopenharmony_cistatic void octeon_irq_ciu2_mbox_disable_all(struct irq_data *data)
176962306a36Sopenharmony_ci{
177062306a36Sopenharmony_ci	int cpu;
177162306a36Sopenharmony_ci	u64 mask;
177262306a36Sopenharmony_ci
177362306a36Sopenharmony_ci	mask = 1ull << (data->irq - OCTEON_IRQ_MBOX0);
177462306a36Sopenharmony_ci
177562306a36Sopenharmony_ci	for_each_online_cpu(cpu) {
177662306a36Sopenharmony_ci		u64 en_addr = CVMX_CIU2_EN_PPX_IP3_MBOX_W1C(
177762306a36Sopenharmony_ci			octeon_coreid_for_cpu(cpu));
177862306a36Sopenharmony_ci		cvmx_write_csr(en_addr, mask);
177962306a36Sopenharmony_ci	}
178062306a36Sopenharmony_ci}
178162306a36Sopenharmony_ci
178262306a36Sopenharmony_cistatic void octeon_irq_ciu2_mbox_enable_local(struct irq_data *data)
178362306a36Sopenharmony_ci{
178462306a36Sopenharmony_ci	u64 mask;
178562306a36Sopenharmony_ci	u64 en_addr;
178662306a36Sopenharmony_ci	int coreid = cvmx_get_core_num();
178762306a36Sopenharmony_ci
178862306a36Sopenharmony_ci	mask = 1ull << (data->irq - OCTEON_IRQ_MBOX0);
178962306a36Sopenharmony_ci	en_addr = CVMX_CIU2_EN_PPX_IP3_MBOX_W1S(coreid);
179062306a36Sopenharmony_ci	cvmx_write_csr(en_addr, mask);
179162306a36Sopenharmony_ci}
179262306a36Sopenharmony_ci
179362306a36Sopenharmony_cistatic void octeon_irq_ciu2_mbox_disable_local(struct irq_data *data)
179462306a36Sopenharmony_ci{
179562306a36Sopenharmony_ci	u64 mask;
179662306a36Sopenharmony_ci	u64 en_addr;
179762306a36Sopenharmony_ci	int coreid = cvmx_get_core_num();
179862306a36Sopenharmony_ci
179962306a36Sopenharmony_ci	mask = 1ull << (data->irq - OCTEON_IRQ_MBOX0);
180062306a36Sopenharmony_ci	en_addr = CVMX_CIU2_EN_PPX_IP3_MBOX_W1C(coreid);
180162306a36Sopenharmony_ci	cvmx_write_csr(en_addr, mask);
180262306a36Sopenharmony_ci}
180362306a36Sopenharmony_ci
180462306a36Sopenharmony_ci#ifdef CONFIG_SMP
180562306a36Sopenharmony_cistatic int octeon_irq_ciu2_set_affinity(struct irq_data *data,
180662306a36Sopenharmony_ci					const struct cpumask *dest, bool force)
180762306a36Sopenharmony_ci{
180862306a36Sopenharmony_ci	int cpu;
180962306a36Sopenharmony_ci	bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data);
181062306a36Sopenharmony_ci	u64 mask;
181162306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
181262306a36Sopenharmony_ci
181362306a36Sopenharmony_ci	if (!enable_one)
181462306a36Sopenharmony_ci		return 0;
181562306a36Sopenharmony_ci
181662306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
181762306a36Sopenharmony_ci	mask = 1ull << cd->bit;
181862306a36Sopenharmony_ci
181962306a36Sopenharmony_ci	for_each_online_cpu(cpu) {
182062306a36Sopenharmony_ci		u64 en_addr;
182162306a36Sopenharmony_ci		if (cpumask_test_cpu(cpu, dest) && enable_one) {
182262306a36Sopenharmony_ci			enable_one = false;
182362306a36Sopenharmony_ci			en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1S(
182462306a36Sopenharmony_ci				octeon_coreid_for_cpu(cpu)) +
182562306a36Sopenharmony_ci				(0x1000ull * cd->line);
182662306a36Sopenharmony_ci		} else {
182762306a36Sopenharmony_ci			en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1C(
182862306a36Sopenharmony_ci				octeon_coreid_for_cpu(cpu)) +
182962306a36Sopenharmony_ci				(0x1000ull * cd->line);
183062306a36Sopenharmony_ci		}
183162306a36Sopenharmony_ci		cvmx_write_csr(en_addr, mask);
183262306a36Sopenharmony_ci	}
183362306a36Sopenharmony_ci
183462306a36Sopenharmony_ci	return 0;
183562306a36Sopenharmony_ci}
183662306a36Sopenharmony_ci#endif
183762306a36Sopenharmony_ci
183862306a36Sopenharmony_cistatic void octeon_irq_ciu2_enable_gpio(struct irq_data *data)
183962306a36Sopenharmony_ci{
184062306a36Sopenharmony_ci	octeon_irq_gpio_setup(data);
184162306a36Sopenharmony_ci	octeon_irq_ciu2_enable(data);
184262306a36Sopenharmony_ci}
184362306a36Sopenharmony_ci
184462306a36Sopenharmony_cistatic void octeon_irq_ciu2_disable_gpio(struct irq_data *data)
184562306a36Sopenharmony_ci{
184662306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
184762306a36Sopenharmony_ci
184862306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
184962306a36Sopenharmony_ci
185062306a36Sopenharmony_ci	cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd->gpio_line), 0);
185162306a36Sopenharmony_ci
185262306a36Sopenharmony_ci	octeon_irq_ciu2_disable_all(data);
185362306a36Sopenharmony_ci}
185462306a36Sopenharmony_ci
185562306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu2 = {
185662306a36Sopenharmony_ci	.name = "CIU2-E",
185762306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu2_enable,
185862306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu2_disable_all,
185962306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu2_disable_local,
186062306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu2_enable,
186162306a36Sopenharmony_ci#ifdef CONFIG_SMP
186262306a36Sopenharmony_ci	.irq_set_affinity = octeon_irq_ciu2_set_affinity,
186362306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
186462306a36Sopenharmony_ci#endif
186562306a36Sopenharmony_ci};
186662306a36Sopenharmony_ci
186762306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu2_edge = {
186862306a36Sopenharmony_ci	.name = "CIU2-E",
186962306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu2_enable,
187062306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu2_disable_all,
187162306a36Sopenharmony_ci	.irq_ack = octeon_irq_ciu2_ack,
187262306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu2_disable_local,
187362306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu2_enable,
187462306a36Sopenharmony_ci#ifdef CONFIG_SMP
187562306a36Sopenharmony_ci	.irq_set_affinity = octeon_irq_ciu2_set_affinity,
187662306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
187762306a36Sopenharmony_ci#endif
187862306a36Sopenharmony_ci};
187962306a36Sopenharmony_ci
188062306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu2_mbox = {
188162306a36Sopenharmony_ci	.name = "CIU2-M",
188262306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu2_mbox_enable_all,
188362306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu2_mbox_disable_all,
188462306a36Sopenharmony_ci	.irq_ack = octeon_irq_ciu2_mbox_disable_local,
188562306a36Sopenharmony_ci	.irq_eoi = octeon_irq_ciu2_mbox_enable_local,
188662306a36Sopenharmony_ci
188762306a36Sopenharmony_ci	.irq_cpu_online = octeon_irq_ciu2_mbox_enable_local,
188862306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_ciu2_mbox_disable_local,
188962306a36Sopenharmony_ci	.flags = IRQCHIP_ONOFFLINE_ENABLED,
189062306a36Sopenharmony_ci};
189162306a36Sopenharmony_ci
189262306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu2_wd = {
189362306a36Sopenharmony_ci	.name = "CIU2-W",
189462306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu2_wd_enable,
189562306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu2_disable_all,
189662306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu2_disable_local,
189762306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu2_enable_local,
189862306a36Sopenharmony_ci};
189962306a36Sopenharmony_ci
190062306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu2_gpio = {
190162306a36Sopenharmony_ci	.name = "CIU-GPIO",
190262306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu2_enable_gpio,
190362306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu2_disable_gpio,
190462306a36Sopenharmony_ci	.irq_ack = octeon_irq_ciu_gpio_ack,
190562306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu2_disable_local,
190662306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu2_enable,
190762306a36Sopenharmony_ci	.irq_set_type = octeon_irq_ciu_gpio_set_type,
190862306a36Sopenharmony_ci#ifdef CONFIG_SMP
190962306a36Sopenharmony_ci	.irq_set_affinity = octeon_irq_ciu2_set_affinity,
191062306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
191162306a36Sopenharmony_ci#endif
191262306a36Sopenharmony_ci	.flags = IRQCHIP_SET_TYPE_MASKED,
191362306a36Sopenharmony_ci};
191462306a36Sopenharmony_ci
191562306a36Sopenharmony_cistatic int octeon_irq_ciu2_xlat(struct irq_domain *d,
191662306a36Sopenharmony_ci				struct device_node *node,
191762306a36Sopenharmony_ci				const u32 *intspec,
191862306a36Sopenharmony_ci				unsigned int intsize,
191962306a36Sopenharmony_ci				unsigned long *out_hwirq,
192062306a36Sopenharmony_ci				unsigned int *out_type)
192162306a36Sopenharmony_ci{
192262306a36Sopenharmony_ci	unsigned int ciu, bit;
192362306a36Sopenharmony_ci
192462306a36Sopenharmony_ci	ciu = intspec[0];
192562306a36Sopenharmony_ci	bit = intspec[1];
192662306a36Sopenharmony_ci
192762306a36Sopenharmony_ci	*out_hwirq = (ciu << 6) | bit;
192862306a36Sopenharmony_ci	*out_type = 0;
192962306a36Sopenharmony_ci
193062306a36Sopenharmony_ci	return 0;
193162306a36Sopenharmony_ci}
193262306a36Sopenharmony_ci
193362306a36Sopenharmony_cistatic bool octeon_irq_ciu2_is_edge(unsigned int line, unsigned int bit)
193462306a36Sopenharmony_ci{
193562306a36Sopenharmony_ci	bool edge = false;
193662306a36Sopenharmony_ci
193762306a36Sopenharmony_ci	if (line == 3) /* MIO */
193862306a36Sopenharmony_ci		switch (bit) {
193962306a36Sopenharmony_ci		case 2:	 /* IPD_DRP */
194062306a36Sopenharmony_ci		case 8 ... 11: /* Timers */
194162306a36Sopenharmony_ci		case 48: /* PTP */
194262306a36Sopenharmony_ci			edge = true;
194362306a36Sopenharmony_ci			break;
194462306a36Sopenharmony_ci		default:
194562306a36Sopenharmony_ci			break;
194662306a36Sopenharmony_ci		}
194762306a36Sopenharmony_ci	else if (line == 6) /* PKT */
194862306a36Sopenharmony_ci		switch (bit) {
194962306a36Sopenharmony_ci		case 52 ... 53: /* ILK_DRP */
195062306a36Sopenharmony_ci		case 8 ... 12:	/* GMX_DRP */
195162306a36Sopenharmony_ci			edge = true;
195262306a36Sopenharmony_ci			break;
195362306a36Sopenharmony_ci		default:
195462306a36Sopenharmony_ci			break;
195562306a36Sopenharmony_ci		}
195662306a36Sopenharmony_ci	return edge;
195762306a36Sopenharmony_ci}
195862306a36Sopenharmony_ci
195962306a36Sopenharmony_cistatic int octeon_irq_ciu2_map(struct irq_domain *d,
196062306a36Sopenharmony_ci			       unsigned int virq, irq_hw_number_t hw)
196162306a36Sopenharmony_ci{
196262306a36Sopenharmony_ci	unsigned int line = hw >> 6;
196362306a36Sopenharmony_ci	unsigned int bit = hw & 63;
196462306a36Sopenharmony_ci
196562306a36Sopenharmony_ci	/*
196662306a36Sopenharmony_ci	 * Don't map irq if it is reserved for GPIO.
196762306a36Sopenharmony_ci	 * (Line 7 are the GPIO lines.)
196862306a36Sopenharmony_ci	 */
196962306a36Sopenharmony_ci	if (line == 7)
197062306a36Sopenharmony_ci		return 0;
197162306a36Sopenharmony_ci
197262306a36Sopenharmony_ci	if (line > 7 || octeon_irq_ciu_to_irq[line][bit] != 0)
197362306a36Sopenharmony_ci		return -EINVAL;
197462306a36Sopenharmony_ci
197562306a36Sopenharmony_ci	if (octeon_irq_ciu2_is_edge(line, bit))
197662306a36Sopenharmony_ci		octeon_irq_set_ciu_mapping(virq, line, bit, 0,
197762306a36Sopenharmony_ci					   &octeon_irq_chip_ciu2_edge,
197862306a36Sopenharmony_ci					   handle_edge_irq);
197962306a36Sopenharmony_ci	else
198062306a36Sopenharmony_ci		octeon_irq_set_ciu_mapping(virq, line, bit, 0,
198162306a36Sopenharmony_ci					   &octeon_irq_chip_ciu2,
198262306a36Sopenharmony_ci					   handle_level_irq);
198362306a36Sopenharmony_ci
198462306a36Sopenharmony_ci	return 0;
198562306a36Sopenharmony_ci}
198662306a36Sopenharmony_ci
198762306a36Sopenharmony_cistatic const struct irq_domain_ops octeon_irq_domain_ciu2_ops = {
198862306a36Sopenharmony_ci	.map = octeon_irq_ciu2_map,
198962306a36Sopenharmony_ci	.unmap = octeon_irq_free_cd,
199062306a36Sopenharmony_ci	.xlate = octeon_irq_ciu2_xlat,
199162306a36Sopenharmony_ci};
199262306a36Sopenharmony_ci
199362306a36Sopenharmony_cistatic void octeon_irq_ciu2(void)
199462306a36Sopenharmony_ci{
199562306a36Sopenharmony_ci	int line;
199662306a36Sopenharmony_ci	int bit;
199762306a36Sopenharmony_ci	int irq;
199862306a36Sopenharmony_ci	u64 src_reg, src, sum;
199962306a36Sopenharmony_ci	const unsigned long core_id = cvmx_get_core_num();
200062306a36Sopenharmony_ci
200162306a36Sopenharmony_ci	sum = cvmx_read_csr(CVMX_CIU2_SUM_PPX_IP2(core_id)) & 0xfful;
200262306a36Sopenharmony_ci
200362306a36Sopenharmony_ci	if (unlikely(!sum))
200462306a36Sopenharmony_ci		goto spurious;
200562306a36Sopenharmony_ci
200662306a36Sopenharmony_ci	line = fls64(sum) - 1;
200762306a36Sopenharmony_ci	src_reg = CVMX_CIU2_SRC_PPX_IP2_WRKQ(core_id) + (0x1000 * line);
200862306a36Sopenharmony_ci	src = cvmx_read_csr(src_reg);
200962306a36Sopenharmony_ci
201062306a36Sopenharmony_ci	if (unlikely(!src))
201162306a36Sopenharmony_ci		goto spurious;
201262306a36Sopenharmony_ci
201362306a36Sopenharmony_ci	bit = fls64(src) - 1;
201462306a36Sopenharmony_ci	irq = octeon_irq_ciu_to_irq[line][bit];
201562306a36Sopenharmony_ci	if (unlikely(!irq))
201662306a36Sopenharmony_ci		goto spurious;
201762306a36Sopenharmony_ci
201862306a36Sopenharmony_ci	do_IRQ(irq);
201962306a36Sopenharmony_ci	goto out;
202062306a36Sopenharmony_ci
202162306a36Sopenharmony_cispurious:
202262306a36Sopenharmony_ci	spurious_interrupt();
202362306a36Sopenharmony_ciout:
202462306a36Sopenharmony_ci	/* CN68XX pass 1.x has an errata that accessing the ACK registers
202562306a36Sopenharmony_ci		can stop interrupts from propagating */
202662306a36Sopenharmony_ci	if (OCTEON_IS_MODEL(OCTEON_CN68XX))
202762306a36Sopenharmony_ci		cvmx_read_csr(CVMX_CIU2_INTR_CIU_READY);
202862306a36Sopenharmony_ci	else
202962306a36Sopenharmony_ci		cvmx_read_csr(CVMX_CIU2_ACK_PPX_IP2(core_id));
203062306a36Sopenharmony_ci	return;
203162306a36Sopenharmony_ci}
203262306a36Sopenharmony_ci
203362306a36Sopenharmony_cistatic void octeon_irq_ciu2_mbox(void)
203462306a36Sopenharmony_ci{
203562306a36Sopenharmony_ci	int line;
203662306a36Sopenharmony_ci
203762306a36Sopenharmony_ci	const unsigned long core_id = cvmx_get_core_num();
203862306a36Sopenharmony_ci	u64 sum = cvmx_read_csr(CVMX_CIU2_SUM_PPX_IP3(core_id)) >> 60;
203962306a36Sopenharmony_ci
204062306a36Sopenharmony_ci	if (unlikely(!sum))
204162306a36Sopenharmony_ci		goto spurious;
204262306a36Sopenharmony_ci
204362306a36Sopenharmony_ci	line = fls64(sum) - 1;
204462306a36Sopenharmony_ci
204562306a36Sopenharmony_ci	do_IRQ(OCTEON_IRQ_MBOX0 + line);
204662306a36Sopenharmony_ci	goto out;
204762306a36Sopenharmony_ci
204862306a36Sopenharmony_cispurious:
204962306a36Sopenharmony_ci	spurious_interrupt();
205062306a36Sopenharmony_ciout:
205162306a36Sopenharmony_ci	/* CN68XX pass 1.x has an errata that accessing the ACK registers
205262306a36Sopenharmony_ci		can stop interrupts from propagating */
205362306a36Sopenharmony_ci	if (OCTEON_IS_MODEL(OCTEON_CN68XX))
205462306a36Sopenharmony_ci		cvmx_read_csr(CVMX_CIU2_INTR_CIU_READY);
205562306a36Sopenharmony_ci	else
205662306a36Sopenharmony_ci		cvmx_read_csr(CVMX_CIU2_ACK_PPX_IP3(core_id));
205762306a36Sopenharmony_ci	return;
205862306a36Sopenharmony_ci}
205962306a36Sopenharmony_ci
206062306a36Sopenharmony_cistatic int __init octeon_irq_init_ciu2(
206162306a36Sopenharmony_ci	struct device_node *ciu_node, struct device_node *parent)
206262306a36Sopenharmony_ci{
206362306a36Sopenharmony_ci	unsigned int i, r;
206462306a36Sopenharmony_ci	struct irq_domain *ciu_domain = NULL;
206562306a36Sopenharmony_ci
206662306a36Sopenharmony_ci	octeon_irq_init_ciu2_percpu();
206762306a36Sopenharmony_ci	octeon_irq_setup_secondary = octeon_irq_setup_secondary_ciu2;
206862306a36Sopenharmony_ci
206962306a36Sopenharmony_ci	octeon_irq_gpio_chip = &octeon_irq_chip_ciu2_gpio;
207062306a36Sopenharmony_ci	octeon_irq_ip2 = octeon_irq_ciu2;
207162306a36Sopenharmony_ci	octeon_irq_ip3 = octeon_irq_ciu2_mbox;
207262306a36Sopenharmony_ci	octeon_irq_ip4 = octeon_irq_ip4_mask;
207362306a36Sopenharmony_ci
207462306a36Sopenharmony_ci	/* Mips internal */
207562306a36Sopenharmony_ci	octeon_irq_init_core();
207662306a36Sopenharmony_ci
207762306a36Sopenharmony_ci	ciu_domain = irq_domain_add_tree(
207862306a36Sopenharmony_ci		ciu_node, &octeon_irq_domain_ciu2_ops, NULL);
207962306a36Sopenharmony_ci	irq_set_default_host(ciu_domain);
208062306a36Sopenharmony_ci
208162306a36Sopenharmony_ci	/* CUI2 */
208262306a36Sopenharmony_ci	for (i = 0; i < 64; i++) {
208362306a36Sopenharmony_ci		r = octeon_irq_force_ciu_mapping(
208462306a36Sopenharmony_ci			ciu_domain, i + OCTEON_IRQ_WORKQ0, 0, i);
208562306a36Sopenharmony_ci		if (r)
208662306a36Sopenharmony_ci			goto err;
208762306a36Sopenharmony_ci	}
208862306a36Sopenharmony_ci
208962306a36Sopenharmony_ci	for (i = 0; i < 32; i++) {
209062306a36Sopenharmony_ci		r = octeon_irq_set_ciu_mapping(i + OCTEON_IRQ_WDOG0, 1, i, 0,
209162306a36Sopenharmony_ci			&octeon_irq_chip_ciu2_wd, handle_level_irq);
209262306a36Sopenharmony_ci		if (r)
209362306a36Sopenharmony_ci			goto err;
209462306a36Sopenharmony_ci	}
209562306a36Sopenharmony_ci
209662306a36Sopenharmony_ci	for (i = 0; i < 4; i++) {
209762306a36Sopenharmony_ci		r = octeon_irq_force_ciu_mapping(
209862306a36Sopenharmony_ci			ciu_domain, i + OCTEON_IRQ_TIMER0, 3, i + 8);
209962306a36Sopenharmony_ci		if (r)
210062306a36Sopenharmony_ci			goto err;
210162306a36Sopenharmony_ci	}
210262306a36Sopenharmony_ci
210362306a36Sopenharmony_ci	for (i = 0; i < 4; i++) {
210462306a36Sopenharmony_ci		r = octeon_irq_force_ciu_mapping(
210562306a36Sopenharmony_ci			ciu_domain, i + OCTEON_IRQ_PCI_INT0, 4, i);
210662306a36Sopenharmony_ci		if (r)
210762306a36Sopenharmony_ci			goto err;
210862306a36Sopenharmony_ci	}
210962306a36Sopenharmony_ci
211062306a36Sopenharmony_ci	for (i = 0; i < 4; i++) {
211162306a36Sopenharmony_ci		r = octeon_irq_force_ciu_mapping(
211262306a36Sopenharmony_ci			ciu_domain, i + OCTEON_IRQ_PCI_MSI0, 4, i + 8);
211362306a36Sopenharmony_ci		if (r)
211462306a36Sopenharmony_ci			goto err;
211562306a36Sopenharmony_ci	}
211662306a36Sopenharmony_ci
211762306a36Sopenharmony_ci	irq_set_chip_and_handler(OCTEON_IRQ_MBOX0, &octeon_irq_chip_ciu2_mbox, handle_percpu_irq);
211862306a36Sopenharmony_ci	irq_set_chip_and_handler(OCTEON_IRQ_MBOX1, &octeon_irq_chip_ciu2_mbox, handle_percpu_irq);
211962306a36Sopenharmony_ci	irq_set_chip_and_handler(OCTEON_IRQ_MBOX2, &octeon_irq_chip_ciu2_mbox, handle_percpu_irq);
212062306a36Sopenharmony_ci	irq_set_chip_and_handler(OCTEON_IRQ_MBOX3, &octeon_irq_chip_ciu2_mbox, handle_percpu_irq);
212162306a36Sopenharmony_ci
212262306a36Sopenharmony_ci	/* Enable the CIU lines */
212362306a36Sopenharmony_ci	set_c0_status(STATUSF_IP3 | STATUSF_IP2);
212462306a36Sopenharmony_ci	clear_c0_status(STATUSF_IP4);
212562306a36Sopenharmony_ci	return 0;
212662306a36Sopenharmony_cierr:
212762306a36Sopenharmony_ci	return r;
212862306a36Sopenharmony_ci}
212962306a36Sopenharmony_ci
213062306a36Sopenharmony_cistruct octeon_irq_cib_host_data {
213162306a36Sopenharmony_ci	raw_spinlock_t lock;
213262306a36Sopenharmony_ci	u64 raw_reg;
213362306a36Sopenharmony_ci	u64 en_reg;
213462306a36Sopenharmony_ci	int max_bits;
213562306a36Sopenharmony_ci};
213662306a36Sopenharmony_ci
213762306a36Sopenharmony_cistruct octeon_irq_cib_chip_data {
213862306a36Sopenharmony_ci	struct octeon_irq_cib_host_data *host_data;
213962306a36Sopenharmony_ci	int bit;
214062306a36Sopenharmony_ci};
214162306a36Sopenharmony_ci
214262306a36Sopenharmony_cistatic void octeon_irq_cib_enable(struct irq_data *data)
214362306a36Sopenharmony_ci{
214462306a36Sopenharmony_ci	unsigned long flags;
214562306a36Sopenharmony_ci	u64 en;
214662306a36Sopenharmony_ci	struct octeon_irq_cib_chip_data *cd = irq_data_get_irq_chip_data(data);
214762306a36Sopenharmony_ci	struct octeon_irq_cib_host_data *host_data = cd->host_data;
214862306a36Sopenharmony_ci
214962306a36Sopenharmony_ci	raw_spin_lock_irqsave(&host_data->lock, flags);
215062306a36Sopenharmony_ci	en = cvmx_read_csr(host_data->en_reg);
215162306a36Sopenharmony_ci	en |= 1ull << cd->bit;
215262306a36Sopenharmony_ci	cvmx_write_csr(host_data->en_reg, en);
215362306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&host_data->lock, flags);
215462306a36Sopenharmony_ci}
215562306a36Sopenharmony_ci
215662306a36Sopenharmony_cistatic void octeon_irq_cib_disable(struct irq_data *data)
215762306a36Sopenharmony_ci{
215862306a36Sopenharmony_ci	unsigned long flags;
215962306a36Sopenharmony_ci	u64 en;
216062306a36Sopenharmony_ci	struct octeon_irq_cib_chip_data *cd = irq_data_get_irq_chip_data(data);
216162306a36Sopenharmony_ci	struct octeon_irq_cib_host_data *host_data = cd->host_data;
216262306a36Sopenharmony_ci
216362306a36Sopenharmony_ci	raw_spin_lock_irqsave(&host_data->lock, flags);
216462306a36Sopenharmony_ci	en = cvmx_read_csr(host_data->en_reg);
216562306a36Sopenharmony_ci	en &= ~(1ull << cd->bit);
216662306a36Sopenharmony_ci	cvmx_write_csr(host_data->en_reg, en);
216762306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&host_data->lock, flags);
216862306a36Sopenharmony_ci}
216962306a36Sopenharmony_ci
217062306a36Sopenharmony_cistatic int octeon_irq_cib_set_type(struct irq_data *data, unsigned int t)
217162306a36Sopenharmony_ci{
217262306a36Sopenharmony_ci	irqd_set_trigger_type(data, t);
217362306a36Sopenharmony_ci	return IRQ_SET_MASK_OK;
217462306a36Sopenharmony_ci}
217562306a36Sopenharmony_ci
217662306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_cib = {
217762306a36Sopenharmony_ci	.name = "CIB",
217862306a36Sopenharmony_ci	.irq_enable = octeon_irq_cib_enable,
217962306a36Sopenharmony_ci	.irq_disable = octeon_irq_cib_disable,
218062306a36Sopenharmony_ci	.irq_mask = octeon_irq_cib_disable,
218162306a36Sopenharmony_ci	.irq_unmask = octeon_irq_cib_enable,
218262306a36Sopenharmony_ci	.irq_set_type = octeon_irq_cib_set_type,
218362306a36Sopenharmony_ci};
218462306a36Sopenharmony_ci
218562306a36Sopenharmony_cistatic int octeon_irq_cib_xlat(struct irq_domain *d,
218662306a36Sopenharmony_ci				   struct device_node *node,
218762306a36Sopenharmony_ci				   const u32 *intspec,
218862306a36Sopenharmony_ci				   unsigned int intsize,
218962306a36Sopenharmony_ci				   unsigned long *out_hwirq,
219062306a36Sopenharmony_ci				   unsigned int *out_type)
219162306a36Sopenharmony_ci{
219262306a36Sopenharmony_ci	unsigned int type = 0;
219362306a36Sopenharmony_ci
219462306a36Sopenharmony_ci	if (intsize == 2)
219562306a36Sopenharmony_ci		type = intspec[1];
219662306a36Sopenharmony_ci
219762306a36Sopenharmony_ci	switch (type) {
219862306a36Sopenharmony_ci	case 0: /* unofficial value, but we might as well let it work. */
219962306a36Sopenharmony_ci	case 4: /* official value for level triggering. */
220062306a36Sopenharmony_ci		*out_type = IRQ_TYPE_LEVEL_HIGH;
220162306a36Sopenharmony_ci		break;
220262306a36Sopenharmony_ci	case 1: /* official value for edge triggering. */
220362306a36Sopenharmony_ci		*out_type = IRQ_TYPE_EDGE_RISING;
220462306a36Sopenharmony_ci		break;
220562306a36Sopenharmony_ci	default: /* Nothing else is acceptable. */
220662306a36Sopenharmony_ci		return -EINVAL;
220762306a36Sopenharmony_ci	}
220862306a36Sopenharmony_ci
220962306a36Sopenharmony_ci	*out_hwirq = intspec[0];
221062306a36Sopenharmony_ci
221162306a36Sopenharmony_ci	return 0;
221262306a36Sopenharmony_ci}
221362306a36Sopenharmony_ci
221462306a36Sopenharmony_cistatic int octeon_irq_cib_map(struct irq_domain *d,
221562306a36Sopenharmony_ci			      unsigned int virq, irq_hw_number_t hw)
221662306a36Sopenharmony_ci{
221762306a36Sopenharmony_ci	struct octeon_irq_cib_host_data *host_data = d->host_data;
221862306a36Sopenharmony_ci	struct octeon_irq_cib_chip_data *cd;
221962306a36Sopenharmony_ci
222062306a36Sopenharmony_ci	if (hw >= host_data->max_bits) {
222162306a36Sopenharmony_ci		pr_err("ERROR: %s mapping %u is too big!\n",
222262306a36Sopenharmony_ci		       irq_domain_get_of_node(d)->name, (unsigned)hw);
222362306a36Sopenharmony_ci		return -EINVAL;
222462306a36Sopenharmony_ci	}
222562306a36Sopenharmony_ci
222662306a36Sopenharmony_ci	cd = kzalloc(sizeof(*cd), GFP_KERNEL);
222762306a36Sopenharmony_ci	if (!cd)
222862306a36Sopenharmony_ci		return -ENOMEM;
222962306a36Sopenharmony_ci
223062306a36Sopenharmony_ci	cd->host_data = host_data;
223162306a36Sopenharmony_ci	cd->bit = hw;
223262306a36Sopenharmony_ci
223362306a36Sopenharmony_ci	irq_set_chip_and_handler(virq, &octeon_irq_chip_cib,
223462306a36Sopenharmony_ci				 handle_simple_irq);
223562306a36Sopenharmony_ci	irq_set_chip_data(virq, cd);
223662306a36Sopenharmony_ci	return 0;
223762306a36Sopenharmony_ci}
223862306a36Sopenharmony_ci
223962306a36Sopenharmony_cistatic const struct irq_domain_ops octeon_irq_domain_cib_ops = {
224062306a36Sopenharmony_ci	.map = octeon_irq_cib_map,
224162306a36Sopenharmony_ci	.unmap = octeon_irq_free_cd,
224262306a36Sopenharmony_ci	.xlate = octeon_irq_cib_xlat,
224362306a36Sopenharmony_ci};
224462306a36Sopenharmony_ci
224562306a36Sopenharmony_ci/* Chain to real handler. */
224662306a36Sopenharmony_cistatic irqreturn_t octeon_irq_cib_handler(int my_irq, void *data)
224762306a36Sopenharmony_ci{
224862306a36Sopenharmony_ci	u64 en;
224962306a36Sopenharmony_ci	u64 raw;
225062306a36Sopenharmony_ci	u64 bits;
225162306a36Sopenharmony_ci	int i;
225262306a36Sopenharmony_ci	int irq;
225362306a36Sopenharmony_ci	struct irq_domain *cib_domain = data;
225462306a36Sopenharmony_ci	struct octeon_irq_cib_host_data *host_data = cib_domain->host_data;
225562306a36Sopenharmony_ci
225662306a36Sopenharmony_ci	en = cvmx_read_csr(host_data->en_reg);
225762306a36Sopenharmony_ci	raw = cvmx_read_csr(host_data->raw_reg);
225862306a36Sopenharmony_ci
225962306a36Sopenharmony_ci	bits = en & raw;
226062306a36Sopenharmony_ci
226162306a36Sopenharmony_ci	for (i = 0; i < host_data->max_bits; i++) {
226262306a36Sopenharmony_ci		if ((bits & 1ull << i) == 0)
226362306a36Sopenharmony_ci			continue;
226462306a36Sopenharmony_ci		irq = irq_find_mapping(cib_domain, i);
226562306a36Sopenharmony_ci		if (!irq) {
226662306a36Sopenharmony_ci			unsigned long flags;
226762306a36Sopenharmony_ci
226862306a36Sopenharmony_ci			pr_err("ERROR: CIB bit %d@%llx IRQ unhandled, disabling\n",
226962306a36Sopenharmony_ci				i, host_data->raw_reg);
227062306a36Sopenharmony_ci			raw_spin_lock_irqsave(&host_data->lock, flags);
227162306a36Sopenharmony_ci			en = cvmx_read_csr(host_data->en_reg);
227262306a36Sopenharmony_ci			en &= ~(1ull << i);
227362306a36Sopenharmony_ci			cvmx_write_csr(host_data->en_reg, en);
227462306a36Sopenharmony_ci			cvmx_write_csr(host_data->raw_reg, 1ull << i);
227562306a36Sopenharmony_ci			raw_spin_unlock_irqrestore(&host_data->lock, flags);
227662306a36Sopenharmony_ci		} else {
227762306a36Sopenharmony_ci			struct irq_desc *desc = irq_to_desc(irq);
227862306a36Sopenharmony_ci			struct irq_data *irq_data = irq_desc_get_irq_data(desc);
227962306a36Sopenharmony_ci			/* If edge, acknowledge the bit we will be sending. */
228062306a36Sopenharmony_ci			if (irqd_get_trigger_type(irq_data) &
228162306a36Sopenharmony_ci				IRQ_TYPE_EDGE_BOTH)
228262306a36Sopenharmony_ci				cvmx_write_csr(host_data->raw_reg, 1ull << i);
228362306a36Sopenharmony_ci			generic_handle_irq_desc(desc);
228462306a36Sopenharmony_ci		}
228562306a36Sopenharmony_ci	}
228662306a36Sopenharmony_ci
228762306a36Sopenharmony_ci	return IRQ_HANDLED;
228862306a36Sopenharmony_ci}
228962306a36Sopenharmony_ci
229062306a36Sopenharmony_cistatic int __init octeon_irq_init_cib(struct device_node *ciu_node,
229162306a36Sopenharmony_ci				      struct device_node *parent)
229262306a36Sopenharmony_ci{
229362306a36Sopenharmony_ci	struct resource res;
229462306a36Sopenharmony_ci	u32 val;
229562306a36Sopenharmony_ci	struct octeon_irq_cib_host_data *host_data;
229662306a36Sopenharmony_ci	int parent_irq;
229762306a36Sopenharmony_ci	int r;
229862306a36Sopenharmony_ci	struct irq_domain *cib_domain;
229962306a36Sopenharmony_ci
230062306a36Sopenharmony_ci	parent_irq = irq_of_parse_and_map(ciu_node, 0);
230162306a36Sopenharmony_ci	if (!parent_irq) {
230262306a36Sopenharmony_ci		pr_err("ERROR: Couldn't acquire parent_irq for %pOFn\n",
230362306a36Sopenharmony_ci			ciu_node);
230462306a36Sopenharmony_ci		return -EINVAL;
230562306a36Sopenharmony_ci	}
230662306a36Sopenharmony_ci
230762306a36Sopenharmony_ci	host_data = kzalloc(sizeof(*host_data), GFP_KERNEL);
230862306a36Sopenharmony_ci	if (!host_data)
230962306a36Sopenharmony_ci		return -ENOMEM;
231062306a36Sopenharmony_ci	raw_spin_lock_init(&host_data->lock);
231162306a36Sopenharmony_ci
231262306a36Sopenharmony_ci	r = of_address_to_resource(ciu_node, 0, &res);
231362306a36Sopenharmony_ci	if (r) {
231462306a36Sopenharmony_ci		pr_err("ERROR: Couldn't acquire reg(0) %pOFn\n", ciu_node);
231562306a36Sopenharmony_ci		return r;
231662306a36Sopenharmony_ci	}
231762306a36Sopenharmony_ci	host_data->raw_reg = (u64)phys_to_virt(res.start);
231862306a36Sopenharmony_ci
231962306a36Sopenharmony_ci	r = of_address_to_resource(ciu_node, 1, &res);
232062306a36Sopenharmony_ci	if (r) {
232162306a36Sopenharmony_ci		pr_err("ERROR: Couldn't acquire reg(1) %pOFn\n", ciu_node);
232262306a36Sopenharmony_ci		return r;
232362306a36Sopenharmony_ci	}
232462306a36Sopenharmony_ci	host_data->en_reg = (u64)phys_to_virt(res.start);
232562306a36Sopenharmony_ci
232662306a36Sopenharmony_ci	r = of_property_read_u32(ciu_node, "cavium,max-bits", &val);
232762306a36Sopenharmony_ci	if (r) {
232862306a36Sopenharmony_ci		pr_err("ERROR: Couldn't read cavium,max-bits from %pOFn\n",
232962306a36Sopenharmony_ci			ciu_node);
233062306a36Sopenharmony_ci		return r;
233162306a36Sopenharmony_ci	}
233262306a36Sopenharmony_ci	host_data->max_bits = val;
233362306a36Sopenharmony_ci
233462306a36Sopenharmony_ci	cib_domain = irq_domain_add_linear(ciu_node, host_data->max_bits,
233562306a36Sopenharmony_ci					   &octeon_irq_domain_cib_ops,
233662306a36Sopenharmony_ci					   host_data);
233762306a36Sopenharmony_ci	if (!cib_domain) {
233862306a36Sopenharmony_ci		pr_err("ERROR: Couldn't irq_domain_add_linear()\n");
233962306a36Sopenharmony_ci		return -ENOMEM;
234062306a36Sopenharmony_ci	}
234162306a36Sopenharmony_ci
234262306a36Sopenharmony_ci	cvmx_write_csr(host_data->en_reg, 0); /* disable all IRQs */
234362306a36Sopenharmony_ci	cvmx_write_csr(host_data->raw_reg, ~0); /* ack any outstanding */
234462306a36Sopenharmony_ci
234562306a36Sopenharmony_ci	r = request_irq(parent_irq, octeon_irq_cib_handler,
234662306a36Sopenharmony_ci			IRQF_NO_THREAD, "cib", cib_domain);
234762306a36Sopenharmony_ci	if (r) {
234862306a36Sopenharmony_ci		pr_err("request_irq cib failed %d\n", r);
234962306a36Sopenharmony_ci		return r;
235062306a36Sopenharmony_ci	}
235162306a36Sopenharmony_ci	pr_info("CIB interrupt controller probed: %llx %d\n",
235262306a36Sopenharmony_ci		host_data->raw_reg, host_data->max_bits);
235362306a36Sopenharmony_ci	return 0;
235462306a36Sopenharmony_ci}
235562306a36Sopenharmony_ci
235662306a36Sopenharmony_ciint octeon_irq_ciu3_xlat(struct irq_domain *d,
235762306a36Sopenharmony_ci			 struct device_node *node,
235862306a36Sopenharmony_ci			 const u32 *intspec,
235962306a36Sopenharmony_ci			 unsigned int intsize,
236062306a36Sopenharmony_ci			 unsigned long *out_hwirq,
236162306a36Sopenharmony_ci			 unsigned int *out_type)
236262306a36Sopenharmony_ci{
236362306a36Sopenharmony_ci	struct octeon_ciu3_info *ciu3_info = d->host_data;
236462306a36Sopenharmony_ci	unsigned int hwirq, type, intsn_major;
236562306a36Sopenharmony_ci	union cvmx_ciu3_iscx_ctl isc;
236662306a36Sopenharmony_ci
236762306a36Sopenharmony_ci	if (intsize < 2)
236862306a36Sopenharmony_ci		return -EINVAL;
236962306a36Sopenharmony_ci	hwirq = intspec[0];
237062306a36Sopenharmony_ci	type = intspec[1];
237162306a36Sopenharmony_ci
237262306a36Sopenharmony_ci	if (hwirq >= (1 << 20))
237362306a36Sopenharmony_ci		return -EINVAL;
237462306a36Sopenharmony_ci
237562306a36Sopenharmony_ci	intsn_major = hwirq >> 12;
237662306a36Sopenharmony_ci	switch (intsn_major) {
237762306a36Sopenharmony_ci	case 0x04: /* Software handled separately. */
237862306a36Sopenharmony_ci		return -EINVAL;
237962306a36Sopenharmony_ci	default:
238062306a36Sopenharmony_ci		break;
238162306a36Sopenharmony_ci	}
238262306a36Sopenharmony_ci
238362306a36Sopenharmony_ci	isc.u64 =  cvmx_read_csr(ciu3_info->ciu3_addr + CIU3_ISC_CTL(hwirq));
238462306a36Sopenharmony_ci	if (!isc.s.imp)
238562306a36Sopenharmony_ci		return -EINVAL;
238662306a36Sopenharmony_ci
238762306a36Sopenharmony_ci	switch (type) {
238862306a36Sopenharmony_ci	case 4: /* official value for level triggering. */
238962306a36Sopenharmony_ci		*out_type = IRQ_TYPE_LEVEL_HIGH;
239062306a36Sopenharmony_ci		break;
239162306a36Sopenharmony_ci	case 0: /* unofficial value, but we might as well let it work. */
239262306a36Sopenharmony_ci	case 1: /* official value for edge triggering. */
239362306a36Sopenharmony_ci		*out_type = IRQ_TYPE_EDGE_RISING;
239462306a36Sopenharmony_ci		break;
239562306a36Sopenharmony_ci	default: /* Nothing else is acceptable. */
239662306a36Sopenharmony_ci		return -EINVAL;
239762306a36Sopenharmony_ci	}
239862306a36Sopenharmony_ci
239962306a36Sopenharmony_ci	*out_hwirq = hwirq;
240062306a36Sopenharmony_ci
240162306a36Sopenharmony_ci	return 0;
240262306a36Sopenharmony_ci}
240362306a36Sopenharmony_ci
240462306a36Sopenharmony_civoid octeon_irq_ciu3_enable(struct irq_data *data)
240562306a36Sopenharmony_ci{
240662306a36Sopenharmony_ci	int cpu;
240762306a36Sopenharmony_ci	union cvmx_ciu3_iscx_ctl isc_ctl;
240862306a36Sopenharmony_ci	union cvmx_ciu3_iscx_w1c isc_w1c;
240962306a36Sopenharmony_ci	u64 isc_ctl_addr;
241062306a36Sopenharmony_ci
241162306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
241262306a36Sopenharmony_ci
241362306a36Sopenharmony_ci	cpu = next_cpu_for_irq(data);
241462306a36Sopenharmony_ci
241562306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
241662306a36Sopenharmony_ci
241762306a36Sopenharmony_ci	isc_w1c.u64 = 0;
241862306a36Sopenharmony_ci	isc_w1c.s.en = 1;
241962306a36Sopenharmony_ci	cvmx_write_csr(cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn), isc_w1c.u64);
242062306a36Sopenharmony_ci
242162306a36Sopenharmony_ci	isc_ctl_addr = cd->ciu3_addr + CIU3_ISC_CTL(cd->intsn);
242262306a36Sopenharmony_ci	isc_ctl.u64 = 0;
242362306a36Sopenharmony_ci	isc_ctl.s.en = 1;
242462306a36Sopenharmony_ci	isc_ctl.s.idt = per_cpu(octeon_irq_ciu3_idt_ip2, cpu);
242562306a36Sopenharmony_ci	cvmx_write_csr(isc_ctl_addr, isc_ctl.u64);
242662306a36Sopenharmony_ci	cvmx_read_csr(isc_ctl_addr);
242762306a36Sopenharmony_ci}
242862306a36Sopenharmony_ci
242962306a36Sopenharmony_civoid octeon_irq_ciu3_disable(struct irq_data *data)
243062306a36Sopenharmony_ci{
243162306a36Sopenharmony_ci	u64 isc_ctl_addr;
243262306a36Sopenharmony_ci	union cvmx_ciu3_iscx_w1c isc_w1c;
243362306a36Sopenharmony_ci
243462306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
243562306a36Sopenharmony_ci
243662306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
243762306a36Sopenharmony_ci
243862306a36Sopenharmony_ci	isc_w1c.u64 = 0;
243962306a36Sopenharmony_ci	isc_w1c.s.en = 1;
244062306a36Sopenharmony_ci
244162306a36Sopenharmony_ci	isc_ctl_addr = cd->ciu3_addr + CIU3_ISC_CTL(cd->intsn);
244262306a36Sopenharmony_ci	cvmx_write_csr(cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn), isc_w1c.u64);
244362306a36Sopenharmony_ci	cvmx_write_csr(isc_ctl_addr, 0);
244462306a36Sopenharmony_ci	cvmx_read_csr(isc_ctl_addr);
244562306a36Sopenharmony_ci}
244662306a36Sopenharmony_ci
244762306a36Sopenharmony_civoid octeon_irq_ciu3_ack(struct irq_data *data)
244862306a36Sopenharmony_ci{
244962306a36Sopenharmony_ci	u64 isc_w1c_addr;
245062306a36Sopenharmony_ci	union cvmx_ciu3_iscx_w1c isc_w1c;
245162306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
245262306a36Sopenharmony_ci	u32 trigger_type = irqd_get_trigger_type(data);
245362306a36Sopenharmony_ci
245462306a36Sopenharmony_ci	/*
245562306a36Sopenharmony_ci	 * We use a single irq_chip, so we have to do nothing to ack a
245662306a36Sopenharmony_ci	 * level interrupt.
245762306a36Sopenharmony_ci	 */
245862306a36Sopenharmony_ci	if (!(trigger_type & IRQ_TYPE_EDGE_BOTH))
245962306a36Sopenharmony_ci		return;
246062306a36Sopenharmony_ci
246162306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
246262306a36Sopenharmony_ci
246362306a36Sopenharmony_ci	isc_w1c.u64 = 0;
246462306a36Sopenharmony_ci	isc_w1c.s.raw = 1;
246562306a36Sopenharmony_ci
246662306a36Sopenharmony_ci	isc_w1c_addr = cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn);
246762306a36Sopenharmony_ci	cvmx_write_csr(isc_w1c_addr, isc_w1c.u64);
246862306a36Sopenharmony_ci	cvmx_read_csr(isc_w1c_addr);
246962306a36Sopenharmony_ci}
247062306a36Sopenharmony_ci
247162306a36Sopenharmony_civoid octeon_irq_ciu3_mask(struct irq_data *data)
247262306a36Sopenharmony_ci{
247362306a36Sopenharmony_ci	union cvmx_ciu3_iscx_w1c isc_w1c;
247462306a36Sopenharmony_ci	u64 isc_w1c_addr;
247562306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
247662306a36Sopenharmony_ci
247762306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
247862306a36Sopenharmony_ci
247962306a36Sopenharmony_ci	isc_w1c.u64 = 0;
248062306a36Sopenharmony_ci	isc_w1c.s.en = 1;
248162306a36Sopenharmony_ci
248262306a36Sopenharmony_ci	isc_w1c_addr = cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn);
248362306a36Sopenharmony_ci	cvmx_write_csr(isc_w1c_addr, isc_w1c.u64);
248462306a36Sopenharmony_ci	cvmx_read_csr(isc_w1c_addr);
248562306a36Sopenharmony_ci}
248662306a36Sopenharmony_ci
248762306a36Sopenharmony_civoid octeon_irq_ciu3_mask_ack(struct irq_data *data)
248862306a36Sopenharmony_ci{
248962306a36Sopenharmony_ci	union cvmx_ciu3_iscx_w1c isc_w1c;
249062306a36Sopenharmony_ci	u64 isc_w1c_addr;
249162306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd;
249262306a36Sopenharmony_ci	u32 trigger_type = irqd_get_trigger_type(data);
249362306a36Sopenharmony_ci
249462306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
249562306a36Sopenharmony_ci
249662306a36Sopenharmony_ci	isc_w1c.u64 = 0;
249762306a36Sopenharmony_ci	isc_w1c.s.en = 1;
249862306a36Sopenharmony_ci
249962306a36Sopenharmony_ci	/*
250062306a36Sopenharmony_ci	 * We use a single irq_chip, so only ack an edge (!level)
250162306a36Sopenharmony_ci	 * interrupt.
250262306a36Sopenharmony_ci	 */
250362306a36Sopenharmony_ci	if (trigger_type & IRQ_TYPE_EDGE_BOTH)
250462306a36Sopenharmony_ci		isc_w1c.s.raw = 1;
250562306a36Sopenharmony_ci
250662306a36Sopenharmony_ci	isc_w1c_addr = cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn);
250762306a36Sopenharmony_ci	cvmx_write_csr(isc_w1c_addr, isc_w1c.u64);
250862306a36Sopenharmony_ci	cvmx_read_csr(isc_w1c_addr);
250962306a36Sopenharmony_ci}
251062306a36Sopenharmony_ci
251162306a36Sopenharmony_ci#ifdef CONFIG_SMP
251262306a36Sopenharmony_cistatic int octeon_irq_ciu3_set_affinity(struct irq_data *data,
251362306a36Sopenharmony_ci					const struct cpumask *dest, bool force)
251462306a36Sopenharmony_ci{
251562306a36Sopenharmony_ci	union cvmx_ciu3_iscx_ctl isc_ctl;
251662306a36Sopenharmony_ci	union cvmx_ciu3_iscx_w1c isc_w1c;
251762306a36Sopenharmony_ci	u64 isc_ctl_addr;
251862306a36Sopenharmony_ci	int cpu;
251962306a36Sopenharmony_ci	bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data);
252062306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd = irq_data_get_irq_chip_data(data);
252162306a36Sopenharmony_ci
252262306a36Sopenharmony_ci	if (!cpumask_subset(dest, cpumask_of_node(cd->ciu_node)))
252362306a36Sopenharmony_ci		return -EINVAL;
252462306a36Sopenharmony_ci
252562306a36Sopenharmony_ci	if (!enable_one)
252662306a36Sopenharmony_ci		return IRQ_SET_MASK_OK;
252762306a36Sopenharmony_ci
252862306a36Sopenharmony_ci	cd = irq_data_get_irq_chip_data(data);
252962306a36Sopenharmony_ci	cpu = cpumask_first(dest);
253062306a36Sopenharmony_ci	if (cpu >= nr_cpu_ids)
253162306a36Sopenharmony_ci		cpu = smp_processor_id();
253262306a36Sopenharmony_ci	cd->current_cpu = cpu;
253362306a36Sopenharmony_ci
253462306a36Sopenharmony_ci	isc_w1c.u64 = 0;
253562306a36Sopenharmony_ci	isc_w1c.s.en = 1;
253662306a36Sopenharmony_ci	cvmx_write_csr(cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn), isc_w1c.u64);
253762306a36Sopenharmony_ci
253862306a36Sopenharmony_ci	isc_ctl_addr = cd->ciu3_addr + CIU3_ISC_CTL(cd->intsn);
253962306a36Sopenharmony_ci	isc_ctl.u64 = 0;
254062306a36Sopenharmony_ci	isc_ctl.s.en = 1;
254162306a36Sopenharmony_ci	isc_ctl.s.idt = per_cpu(octeon_irq_ciu3_idt_ip2, cpu);
254262306a36Sopenharmony_ci	cvmx_write_csr(isc_ctl_addr, isc_ctl.u64);
254362306a36Sopenharmony_ci	cvmx_read_csr(isc_ctl_addr);
254462306a36Sopenharmony_ci
254562306a36Sopenharmony_ci	return IRQ_SET_MASK_OK;
254662306a36Sopenharmony_ci}
254762306a36Sopenharmony_ci#endif
254862306a36Sopenharmony_ci
254962306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu3 = {
255062306a36Sopenharmony_ci	.name = "CIU3",
255162306a36Sopenharmony_ci	.irq_startup = edge_startup,
255262306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu3_enable,
255362306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu3_disable,
255462306a36Sopenharmony_ci	.irq_ack = octeon_irq_ciu3_ack,
255562306a36Sopenharmony_ci	.irq_mask = octeon_irq_ciu3_mask,
255662306a36Sopenharmony_ci	.irq_mask_ack = octeon_irq_ciu3_mask_ack,
255762306a36Sopenharmony_ci	.irq_unmask = octeon_irq_ciu3_enable,
255862306a36Sopenharmony_ci	.irq_set_type = octeon_irq_ciu_set_type,
255962306a36Sopenharmony_ci#ifdef CONFIG_SMP
256062306a36Sopenharmony_ci	.irq_set_affinity = octeon_irq_ciu3_set_affinity,
256162306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
256262306a36Sopenharmony_ci#endif
256362306a36Sopenharmony_ci};
256462306a36Sopenharmony_ci
256562306a36Sopenharmony_ciint octeon_irq_ciu3_mapx(struct irq_domain *d, unsigned int virq,
256662306a36Sopenharmony_ci			 irq_hw_number_t hw, struct irq_chip *chip)
256762306a36Sopenharmony_ci{
256862306a36Sopenharmony_ci	struct octeon_ciu3_info *ciu3_info = d->host_data;
256962306a36Sopenharmony_ci	struct octeon_ciu_chip_data *cd = kzalloc_node(sizeof(*cd), GFP_KERNEL,
257062306a36Sopenharmony_ci						       ciu3_info->node);
257162306a36Sopenharmony_ci	if (!cd)
257262306a36Sopenharmony_ci		return -ENOMEM;
257362306a36Sopenharmony_ci	cd->intsn = hw;
257462306a36Sopenharmony_ci	cd->current_cpu = -1;
257562306a36Sopenharmony_ci	cd->ciu3_addr = ciu3_info->ciu3_addr;
257662306a36Sopenharmony_ci	cd->ciu_node = ciu3_info->node;
257762306a36Sopenharmony_ci	irq_set_chip_and_handler(virq, chip, handle_edge_irq);
257862306a36Sopenharmony_ci	irq_set_chip_data(virq, cd);
257962306a36Sopenharmony_ci
258062306a36Sopenharmony_ci	return 0;
258162306a36Sopenharmony_ci}
258262306a36Sopenharmony_ci
258362306a36Sopenharmony_cistatic int octeon_irq_ciu3_map(struct irq_domain *d,
258462306a36Sopenharmony_ci			       unsigned int virq, irq_hw_number_t hw)
258562306a36Sopenharmony_ci{
258662306a36Sopenharmony_ci	return octeon_irq_ciu3_mapx(d, virq, hw, &octeon_irq_chip_ciu3);
258762306a36Sopenharmony_ci}
258862306a36Sopenharmony_ci
258962306a36Sopenharmony_cistatic const struct irq_domain_ops octeon_dflt_domain_ciu3_ops = {
259062306a36Sopenharmony_ci	.map = octeon_irq_ciu3_map,
259162306a36Sopenharmony_ci	.unmap = octeon_irq_free_cd,
259262306a36Sopenharmony_ci	.xlate = octeon_irq_ciu3_xlat,
259362306a36Sopenharmony_ci};
259462306a36Sopenharmony_ci
259562306a36Sopenharmony_cistatic void octeon_irq_ciu3_ip2(void)
259662306a36Sopenharmony_ci{
259762306a36Sopenharmony_ci	union cvmx_ciu3_destx_pp_int dest_pp_int;
259862306a36Sopenharmony_ci	struct octeon_ciu3_info *ciu3_info;
259962306a36Sopenharmony_ci	u64 ciu3_addr;
260062306a36Sopenharmony_ci
260162306a36Sopenharmony_ci	ciu3_info = __this_cpu_read(octeon_ciu3_info);
260262306a36Sopenharmony_ci	ciu3_addr = ciu3_info->ciu3_addr;
260362306a36Sopenharmony_ci
260462306a36Sopenharmony_ci	dest_pp_int.u64 = cvmx_read_csr(ciu3_addr + CIU3_DEST_PP_INT(3 * cvmx_get_local_core_num()));
260562306a36Sopenharmony_ci
260662306a36Sopenharmony_ci	if (likely(dest_pp_int.s.intr)) {
260762306a36Sopenharmony_ci		irq_hw_number_t intsn = dest_pp_int.s.intsn;
260862306a36Sopenharmony_ci		irq_hw_number_t hw;
260962306a36Sopenharmony_ci		struct irq_domain *domain;
261062306a36Sopenharmony_ci		/* Get the domain to use from the major block */
261162306a36Sopenharmony_ci		int block = intsn >> 12;
261262306a36Sopenharmony_ci		int ret;
261362306a36Sopenharmony_ci
261462306a36Sopenharmony_ci		domain = ciu3_info->domain[block];
261562306a36Sopenharmony_ci		if (ciu3_info->intsn2hw[block])
261662306a36Sopenharmony_ci			hw = ciu3_info->intsn2hw[block](domain, intsn);
261762306a36Sopenharmony_ci		else
261862306a36Sopenharmony_ci			hw = intsn;
261962306a36Sopenharmony_ci
262062306a36Sopenharmony_ci		irq_enter();
262162306a36Sopenharmony_ci		ret = generic_handle_domain_irq(domain, hw);
262262306a36Sopenharmony_ci		irq_exit();
262362306a36Sopenharmony_ci
262462306a36Sopenharmony_ci		if (ret < 0) {
262562306a36Sopenharmony_ci			union cvmx_ciu3_iscx_w1c isc_w1c;
262662306a36Sopenharmony_ci			u64 isc_w1c_addr = ciu3_addr + CIU3_ISC_W1C(intsn);
262762306a36Sopenharmony_ci
262862306a36Sopenharmony_ci			isc_w1c.u64 = 0;
262962306a36Sopenharmony_ci			isc_w1c.s.en = 1;
263062306a36Sopenharmony_ci			cvmx_write_csr(isc_w1c_addr, isc_w1c.u64);
263162306a36Sopenharmony_ci			cvmx_read_csr(isc_w1c_addr);
263262306a36Sopenharmony_ci			spurious_interrupt();
263362306a36Sopenharmony_ci		}
263462306a36Sopenharmony_ci	} else {
263562306a36Sopenharmony_ci		spurious_interrupt();
263662306a36Sopenharmony_ci	}
263762306a36Sopenharmony_ci}
263862306a36Sopenharmony_ci
263962306a36Sopenharmony_ci/*
264062306a36Sopenharmony_ci * 10 mbox per core starting from zero.
264162306a36Sopenharmony_ci * Base mbox is core * 10
264262306a36Sopenharmony_ci */
264362306a36Sopenharmony_cistatic unsigned int octeon_irq_ciu3_base_mbox_intsn(int core)
264462306a36Sopenharmony_ci{
264562306a36Sopenharmony_ci	/* SW (mbox) are 0x04 in bits 12..19 */
264662306a36Sopenharmony_ci	return 0x04000 + CIU3_MBOX_PER_CORE * core;
264762306a36Sopenharmony_ci}
264862306a36Sopenharmony_ci
264962306a36Sopenharmony_cistatic unsigned int octeon_irq_ciu3_mbox_intsn_for_core(int core, unsigned int mbox)
265062306a36Sopenharmony_ci{
265162306a36Sopenharmony_ci	return octeon_irq_ciu3_base_mbox_intsn(core) + mbox;
265262306a36Sopenharmony_ci}
265362306a36Sopenharmony_ci
265462306a36Sopenharmony_cistatic unsigned int octeon_irq_ciu3_mbox_intsn_for_cpu(int cpu, unsigned int mbox)
265562306a36Sopenharmony_ci{
265662306a36Sopenharmony_ci	int local_core = octeon_coreid_for_cpu(cpu) & 0x3f;
265762306a36Sopenharmony_ci
265862306a36Sopenharmony_ci	return octeon_irq_ciu3_mbox_intsn_for_core(local_core, mbox);
265962306a36Sopenharmony_ci}
266062306a36Sopenharmony_ci
266162306a36Sopenharmony_cistatic void octeon_irq_ciu3_mbox(void)
266262306a36Sopenharmony_ci{
266362306a36Sopenharmony_ci	union cvmx_ciu3_destx_pp_int dest_pp_int;
266462306a36Sopenharmony_ci	struct octeon_ciu3_info *ciu3_info;
266562306a36Sopenharmony_ci	u64 ciu3_addr;
266662306a36Sopenharmony_ci	int core = cvmx_get_local_core_num();
266762306a36Sopenharmony_ci
266862306a36Sopenharmony_ci	ciu3_info = __this_cpu_read(octeon_ciu3_info);
266962306a36Sopenharmony_ci	ciu3_addr = ciu3_info->ciu3_addr;
267062306a36Sopenharmony_ci
267162306a36Sopenharmony_ci	dest_pp_int.u64 = cvmx_read_csr(ciu3_addr + CIU3_DEST_PP_INT(1 + 3 * core));
267262306a36Sopenharmony_ci
267362306a36Sopenharmony_ci	if (likely(dest_pp_int.s.intr)) {
267462306a36Sopenharmony_ci		irq_hw_number_t intsn = dest_pp_int.s.intsn;
267562306a36Sopenharmony_ci		int mbox = intsn - octeon_irq_ciu3_base_mbox_intsn(core);
267662306a36Sopenharmony_ci
267762306a36Sopenharmony_ci		if (likely(mbox >= 0 && mbox < CIU3_MBOX_PER_CORE)) {
267862306a36Sopenharmony_ci			do_IRQ(mbox + OCTEON_IRQ_MBOX0);
267962306a36Sopenharmony_ci		} else {
268062306a36Sopenharmony_ci			union cvmx_ciu3_iscx_w1c isc_w1c;
268162306a36Sopenharmony_ci			u64 isc_w1c_addr = ciu3_addr + CIU3_ISC_W1C(intsn);
268262306a36Sopenharmony_ci
268362306a36Sopenharmony_ci			isc_w1c.u64 = 0;
268462306a36Sopenharmony_ci			isc_w1c.s.en = 1;
268562306a36Sopenharmony_ci			cvmx_write_csr(isc_w1c_addr, isc_w1c.u64);
268662306a36Sopenharmony_ci			cvmx_read_csr(isc_w1c_addr);
268762306a36Sopenharmony_ci			spurious_interrupt();
268862306a36Sopenharmony_ci		}
268962306a36Sopenharmony_ci	} else {
269062306a36Sopenharmony_ci		spurious_interrupt();
269162306a36Sopenharmony_ci	}
269262306a36Sopenharmony_ci}
269362306a36Sopenharmony_ci
269462306a36Sopenharmony_civoid octeon_ciu3_mbox_send(int cpu, unsigned int mbox)
269562306a36Sopenharmony_ci{
269662306a36Sopenharmony_ci	struct octeon_ciu3_info *ciu3_info;
269762306a36Sopenharmony_ci	unsigned int intsn;
269862306a36Sopenharmony_ci	union cvmx_ciu3_iscx_w1s isc_w1s;
269962306a36Sopenharmony_ci	u64 isc_w1s_addr;
270062306a36Sopenharmony_ci
270162306a36Sopenharmony_ci	if (WARN_ON_ONCE(mbox >= CIU3_MBOX_PER_CORE))
270262306a36Sopenharmony_ci		return;
270362306a36Sopenharmony_ci
270462306a36Sopenharmony_ci	intsn = octeon_irq_ciu3_mbox_intsn_for_cpu(cpu, mbox);
270562306a36Sopenharmony_ci	ciu3_info = per_cpu(octeon_ciu3_info, cpu);
270662306a36Sopenharmony_ci	isc_w1s_addr = ciu3_info->ciu3_addr + CIU3_ISC_W1S(intsn);
270762306a36Sopenharmony_ci
270862306a36Sopenharmony_ci	isc_w1s.u64 = 0;
270962306a36Sopenharmony_ci	isc_w1s.s.raw = 1;
271062306a36Sopenharmony_ci
271162306a36Sopenharmony_ci	cvmx_write_csr(isc_w1s_addr, isc_w1s.u64);
271262306a36Sopenharmony_ci	cvmx_read_csr(isc_w1s_addr);
271362306a36Sopenharmony_ci}
271462306a36Sopenharmony_ci
271562306a36Sopenharmony_cistatic void octeon_irq_ciu3_mbox_set_enable(struct irq_data *data, int cpu, bool en)
271662306a36Sopenharmony_ci{
271762306a36Sopenharmony_ci	struct octeon_ciu3_info *ciu3_info;
271862306a36Sopenharmony_ci	unsigned int intsn;
271962306a36Sopenharmony_ci	u64 isc_ctl_addr, isc_w1c_addr;
272062306a36Sopenharmony_ci	union cvmx_ciu3_iscx_ctl isc_ctl;
272162306a36Sopenharmony_ci	unsigned int mbox = data->irq - OCTEON_IRQ_MBOX0;
272262306a36Sopenharmony_ci
272362306a36Sopenharmony_ci	intsn = octeon_irq_ciu3_mbox_intsn_for_cpu(cpu, mbox);
272462306a36Sopenharmony_ci	ciu3_info = per_cpu(octeon_ciu3_info, cpu);
272562306a36Sopenharmony_ci	isc_w1c_addr = ciu3_info->ciu3_addr + CIU3_ISC_W1C(intsn);
272662306a36Sopenharmony_ci	isc_ctl_addr = ciu3_info->ciu3_addr + CIU3_ISC_CTL(intsn);
272762306a36Sopenharmony_ci
272862306a36Sopenharmony_ci	isc_ctl.u64 = 0;
272962306a36Sopenharmony_ci	isc_ctl.s.en = 1;
273062306a36Sopenharmony_ci
273162306a36Sopenharmony_ci	cvmx_write_csr(isc_w1c_addr, isc_ctl.u64);
273262306a36Sopenharmony_ci	cvmx_write_csr(isc_ctl_addr, 0);
273362306a36Sopenharmony_ci	if (en) {
273462306a36Sopenharmony_ci		unsigned int idt = per_cpu(octeon_irq_ciu3_idt_ip3, cpu);
273562306a36Sopenharmony_ci
273662306a36Sopenharmony_ci		isc_ctl.u64 = 0;
273762306a36Sopenharmony_ci		isc_ctl.s.en = 1;
273862306a36Sopenharmony_ci		isc_ctl.s.idt = idt;
273962306a36Sopenharmony_ci		cvmx_write_csr(isc_ctl_addr, isc_ctl.u64);
274062306a36Sopenharmony_ci	}
274162306a36Sopenharmony_ci	cvmx_read_csr(isc_ctl_addr);
274262306a36Sopenharmony_ci}
274362306a36Sopenharmony_ci
274462306a36Sopenharmony_cistatic void octeon_irq_ciu3_mbox_enable(struct irq_data *data)
274562306a36Sopenharmony_ci{
274662306a36Sopenharmony_ci	int cpu;
274762306a36Sopenharmony_ci	unsigned int mbox = data->irq - OCTEON_IRQ_MBOX0;
274862306a36Sopenharmony_ci
274962306a36Sopenharmony_ci	WARN_ON(mbox >= CIU3_MBOX_PER_CORE);
275062306a36Sopenharmony_ci
275162306a36Sopenharmony_ci	for_each_online_cpu(cpu)
275262306a36Sopenharmony_ci		octeon_irq_ciu3_mbox_set_enable(data, cpu, true);
275362306a36Sopenharmony_ci}
275462306a36Sopenharmony_ci
275562306a36Sopenharmony_cistatic void octeon_irq_ciu3_mbox_disable(struct irq_data *data)
275662306a36Sopenharmony_ci{
275762306a36Sopenharmony_ci	int cpu;
275862306a36Sopenharmony_ci	unsigned int mbox = data->irq - OCTEON_IRQ_MBOX0;
275962306a36Sopenharmony_ci
276062306a36Sopenharmony_ci	WARN_ON(mbox >= CIU3_MBOX_PER_CORE);
276162306a36Sopenharmony_ci
276262306a36Sopenharmony_ci	for_each_online_cpu(cpu)
276362306a36Sopenharmony_ci		octeon_irq_ciu3_mbox_set_enable(data, cpu, false);
276462306a36Sopenharmony_ci}
276562306a36Sopenharmony_ci
276662306a36Sopenharmony_cistatic void octeon_irq_ciu3_mbox_ack(struct irq_data *data)
276762306a36Sopenharmony_ci{
276862306a36Sopenharmony_ci	struct octeon_ciu3_info *ciu3_info;
276962306a36Sopenharmony_ci	unsigned int intsn;
277062306a36Sopenharmony_ci	u64 isc_w1c_addr;
277162306a36Sopenharmony_ci	union cvmx_ciu3_iscx_w1c isc_w1c;
277262306a36Sopenharmony_ci	unsigned int mbox = data->irq - OCTEON_IRQ_MBOX0;
277362306a36Sopenharmony_ci
277462306a36Sopenharmony_ci	intsn = octeon_irq_ciu3_mbox_intsn_for_core(cvmx_get_local_core_num(), mbox);
277562306a36Sopenharmony_ci
277662306a36Sopenharmony_ci	isc_w1c.u64 = 0;
277762306a36Sopenharmony_ci	isc_w1c.s.raw = 1;
277862306a36Sopenharmony_ci
277962306a36Sopenharmony_ci	ciu3_info = __this_cpu_read(octeon_ciu3_info);
278062306a36Sopenharmony_ci	isc_w1c_addr = ciu3_info->ciu3_addr + CIU3_ISC_W1C(intsn);
278162306a36Sopenharmony_ci	cvmx_write_csr(isc_w1c_addr, isc_w1c.u64);
278262306a36Sopenharmony_ci	cvmx_read_csr(isc_w1c_addr);
278362306a36Sopenharmony_ci}
278462306a36Sopenharmony_ci
278562306a36Sopenharmony_cistatic void octeon_irq_ciu3_mbox_cpu_online(struct irq_data *data)
278662306a36Sopenharmony_ci{
278762306a36Sopenharmony_ci	octeon_irq_ciu3_mbox_set_enable(data, smp_processor_id(), true);
278862306a36Sopenharmony_ci}
278962306a36Sopenharmony_ci
279062306a36Sopenharmony_cistatic void octeon_irq_ciu3_mbox_cpu_offline(struct irq_data *data)
279162306a36Sopenharmony_ci{
279262306a36Sopenharmony_ci	octeon_irq_ciu3_mbox_set_enable(data, smp_processor_id(), false);
279362306a36Sopenharmony_ci}
279462306a36Sopenharmony_ci
279562306a36Sopenharmony_cistatic int octeon_irq_ciu3_alloc_resources(struct octeon_ciu3_info *ciu3_info)
279662306a36Sopenharmony_ci{
279762306a36Sopenharmony_ci	u64 b = ciu3_info->ciu3_addr;
279862306a36Sopenharmony_ci	int idt_ip2, idt_ip3, idt_ip4;
279962306a36Sopenharmony_ci	int unused_idt2;
280062306a36Sopenharmony_ci	int core = cvmx_get_local_core_num();
280162306a36Sopenharmony_ci	int i;
280262306a36Sopenharmony_ci
280362306a36Sopenharmony_ci	__this_cpu_write(octeon_ciu3_info, ciu3_info);
280462306a36Sopenharmony_ci
280562306a36Sopenharmony_ci	/*
280662306a36Sopenharmony_ci	 * 4 idt per core starting from 1 because zero is reserved.
280762306a36Sopenharmony_ci	 * Base idt per core is 4 * core + 1
280862306a36Sopenharmony_ci	 */
280962306a36Sopenharmony_ci	idt_ip2 = core * 4 + 1;
281062306a36Sopenharmony_ci	idt_ip3 = core * 4 + 2;
281162306a36Sopenharmony_ci	idt_ip4 = core * 4 + 3;
281262306a36Sopenharmony_ci	unused_idt2 = core * 4 + 4;
281362306a36Sopenharmony_ci	__this_cpu_write(octeon_irq_ciu3_idt_ip2, idt_ip2);
281462306a36Sopenharmony_ci	__this_cpu_write(octeon_irq_ciu3_idt_ip3, idt_ip3);
281562306a36Sopenharmony_ci
281662306a36Sopenharmony_ci	/* ip2 interrupts for this CPU */
281762306a36Sopenharmony_ci	cvmx_write_csr(b + CIU3_IDT_CTL(idt_ip2), 0);
281862306a36Sopenharmony_ci	cvmx_write_csr(b + CIU3_IDT_PP(idt_ip2, 0), 1ull << core);
281962306a36Sopenharmony_ci	cvmx_write_csr(b + CIU3_IDT_IO(idt_ip2), 0);
282062306a36Sopenharmony_ci
282162306a36Sopenharmony_ci	/* ip3 interrupts for this CPU */
282262306a36Sopenharmony_ci	cvmx_write_csr(b + CIU3_IDT_CTL(idt_ip3), 1);
282362306a36Sopenharmony_ci	cvmx_write_csr(b + CIU3_IDT_PP(idt_ip3, 0), 1ull << core);
282462306a36Sopenharmony_ci	cvmx_write_csr(b + CIU3_IDT_IO(idt_ip3), 0);
282562306a36Sopenharmony_ci
282662306a36Sopenharmony_ci	/* ip4 interrupts for this CPU */
282762306a36Sopenharmony_ci	cvmx_write_csr(b + CIU3_IDT_CTL(idt_ip4), 2);
282862306a36Sopenharmony_ci	cvmx_write_csr(b + CIU3_IDT_PP(idt_ip4, 0), 0);
282962306a36Sopenharmony_ci	cvmx_write_csr(b + CIU3_IDT_IO(idt_ip4), 0);
283062306a36Sopenharmony_ci
283162306a36Sopenharmony_ci	cvmx_write_csr(b + CIU3_IDT_CTL(unused_idt2), 0);
283262306a36Sopenharmony_ci	cvmx_write_csr(b + CIU3_IDT_PP(unused_idt2, 0), 0);
283362306a36Sopenharmony_ci	cvmx_write_csr(b + CIU3_IDT_IO(unused_idt2), 0);
283462306a36Sopenharmony_ci
283562306a36Sopenharmony_ci	for (i = 0; i < CIU3_MBOX_PER_CORE; i++) {
283662306a36Sopenharmony_ci		unsigned int intsn = octeon_irq_ciu3_mbox_intsn_for_core(core, i);
283762306a36Sopenharmony_ci
283862306a36Sopenharmony_ci		cvmx_write_csr(b + CIU3_ISC_W1C(intsn), 2);
283962306a36Sopenharmony_ci		cvmx_write_csr(b + CIU3_ISC_CTL(intsn), 0);
284062306a36Sopenharmony_ci	}
284162306a36Sopenharmony_ci
284262306a36Sopenharmony_ci	return 0;
284362306a36Sopenharmony_ci}
284462306a36Sopenharmony_ci
284562306a36Sopenharmony_cistatic void octeon_irq_setup_secondary_ciu3(void)
284662306a36Sopenharmony_ci{
284762306a36Sopenharmony_ci	struct octeon_ciu3_info *ciu3_info;
284862306a36Sopenharmony_ci
284962306a36Sopenharmony_ci	ciu3_info = octeon_ciu3_info_per_node[cvmx_get_node_num()];
285062306a36Sopenharmony_ci	octeon_irq_ciu3_alloc_resources(ciu3_info);
285162306a36Sopenharmony_ci	irq_cpu_online();
285262306a36Sopenharmony_ci
285362306a36Sopenharmony_ci	/* Enable the CIU lines */
285462306a36Sopenharmony_ci	set_c0_status(STATUSF_IP3 | STATUSF_IP2);
285562306a36Sopenharmony_ci	if (octeon_irq_use_ip4)
285662306a36Sopenharmony_ci		set_c0_status(STATUSF_IP4);
285762306a36Sopenharmony_ci	else
285862306a36Sopenharmony_ci		clear_c0_status(STATUSF_IP4);
285962306a36Sopenharmony_ci}
286062306a36Sopenharmony_ci
286162306a36Sopenharmony_cistatic struct irq_chip octeon_irq_chip_ciu3_mbox = {
286262306a36Sopenharmony_ci	.name = "CIU3-M",
286362306a36Sopenharmony_ci	.irq_enable = octeon_irq_ciu3_mbox_enable,
286462306a36Sopenharmony_ci	.irq_disable = octeon_irq_ciu3_mbox_disable,
286562306a36Sopenharmony_ci	.irq_ack = octeon_irq_ciu3_mbox_ack,
286662306a36Sopenharmony_ci
286762306a36Sopenharmony_ci	.irq_cpu_online = octeon_irq_ciu3_mbox_cpu_online,
286862306a36Sopenharmony_ci	.irq_cpu_offline = octeon_irq_ciu3_mbox_cpu_offline,
286962306a36Sopenharmony_ci	.flags = IRQCHIP_ONOFFLINE_ENABLED,
287062306a36Sopenharmony_ci};
287162306a36Sopenharmony_ci
287262306a36Sopenharmony_cistatic int __init octeon_irq_init_ciu3(struct device_node *ciu_node,
287362306a36Sopenharmony_ci				       struct device_node *parent)
287462306a36Sopenharmony_ci{
287562306a36Sopenharmony_ci	int i, ret;
287662306a36Sopenharmony_ci	int node;
287762306a36Sopenharmony_ci	struct irq_domain *domain;
287862306a36Sopenharmony_ci	struct octeon_ciu3_info *ciu3_info;
287962306a36Sopenharmony_ci	struct resource res;
288062306a36Sopenharmony_ci	u64 base_addr;
288162306a36Sopenharmony_ci	union cvmx_ciu3_const consts;
288262306a36Sopenharmony_ci
288362306a36Sopenharmony_ci	node = 0; /* of_node_to_nid(ciu_node); */
288462306a36Sopenharmony_ci	ciu3_info = kzalloc_node(sizeof(*ciu3_info), GFP_KERNEL, node);
288562306a36Sopenharmony_ci
288662306a36Sopenharmony_ci	if (!ciu3_info)
288762306a36Sopenharmony_ci		return -ENOMEM;
288862306a36Sopenharmony_ci
288962306a36Sopenharmony_ci	ret = of_address_to_resource(ciu_node, 0, &res);
289062306a36Sopenharmony_ci	if (WARN_ON(ret))
289162306a36Sopenharmony_ci		return ret;
289262306a36Sopenharmony_ci
289362306a36Sopenharmony_ci	ciu3_info->ciu3_addr = base_addr = (u64)phys_to_virt(res.start);
289462306a36Sopenharmony_ci	ciu3_info->node = node;
289562306a36Sopenharmony_ci
289662306a36Sopenharmony_ci	consts.u64 = cvmx_read_csr(base_addr + CIU3_CONST);
289762306a36Sopenharmony_ci
289862306a36Sopenharmony_ci	octeon_irq_setup_secondary = octeon_irq_setup_secondary_ciu3;
289962306a36Sopenharmony_ci
290062306a36Sopenharmony_ci	octeon_irq_ip2 = octeon_irq_ciu3_ip2;
290162306a36Sopenharmony_ci	octeon_irq_ip3 = octeon_irq_ciu3_mbox;
290262306a36Sopenharmony_ci	octeon_irq_ip4 = octeon_irq_ip4_mask;
290362306a36Sopenharmony_ci
290462306a36Sopenharmony_ci	if (node == cvmx_get_node_num()) {
290562306a36Sopenharmony_ci		/* Mips internal */
290662306a36Sopenharmony_ci		octeon_irq_init_core();
290762306a36Sopenharmony_ci
290862306a36Sopenharmony_ci		/* Only do per CPU things if it is the CIU of the boot node. */
290962306a36Sopenharmony_ci		i = irq_alloc_descs_from(OCTEON_IRQ_MBOX0, 8, node);
291062306a36Sopenharmony_ci		WARN_ON(i < 0);
291162306a36Sopenharmony_ci
291262306a36Sopenharmony_ci		for (i = 0; i < 8; i++)
291362306a36Sopenharmony_ci			irq_set_chip_and_handler(i + OCTEON_IRQ_MBOX0,
291462306a36Sopenharmony_ci						 &octeon_irq_chip_ciu3_mbox, handle_percpu_irq);
291562306a36Sopenharmony_ci	}
291662306a36Sopenharmony_ci
291762306a36Sopenharmony_ci	/*
291862306a36Sopenharmony_ci	 * Initialize all domains to use the default domain. Specific major
291962306a36Sopenharmony_ci	 * blocks will overwrite the default domain as needed.
292062306a36Sopenharmony_ci	 */
292162306a36Sopenharmony_ci	domain = irq_domain_add_tree(ciu_node, &octeon_dflt_domain_ciu3_ops,
292262306a36Sopenharmony_ci				     ciu3_info);
292362306a36Sopenharmony_ci	for (i = 0; i < MAX_CIU3_DOMAINS; i++)
292462306a36Sopenharmony_ci		ciu3_info->domain[i] = domain;
292562306a36Sopenharmony_ci
292662306a36Sopenharmony_ci	octeon_ciu3_info_per_node[node] = ciu3_info;
292762306a36Sopenharmony_ci
292862306a36Sopenharmony_ci	if (node == cvmx_get_node_num()) {
292962306a36Sopenharmony_ci		/* Only do per CPU things if it is the CIU of the boot node. */
293062306a36Sopenharmony_ci		octeon_irq_ciu3_alloc_resources(ciu3_info);
293162306a36Sopenharmony_ci		if (node == 0)
293262306a36Sopenharmony_ci			irq_set_default_host(domain);
293362306a36Sopenharmony_ci
293462306a36Sopenharmony_ci		octeon_irq_use_ip4 = false;
293562306a36Sopenharmony_ci		/* Enable the CIU lines */
293662306a36Sopenharmony_ci		set_c0_status(STATUSF_IP2 | STATUSF_IP3);
293762306a36Sopenharmony_ci		clear_c0_status(STATUSF_IP4);
293862306a36Sopenharmony_ci	}
293962306a36Sopenharmony_ci
294062306a36Sopenharmony_ci	return 0;
294162306a36Sopenharmony_ci}
294262306a36Sopenharmony_ci
294362306a36Sopenharmony_cistatic struct of_device_id ciu_types[] __initdata = {
294462306a36Sopenharmony_ci	{.compatible = "cavium,octeon-3860-ciu", .data = octeon_irq_init_ciu},
294562306a36Sopenharmony_ci	{.compatible = "cavium,octeon-3860-gpio", .data = octeon_irq_init_gpio},
294662306a36Sopenharmony_ci	{.compatible = "cavium,octeon-6880-ciu2", .data = octeon_irq_init_ciu2},
294762306a36Sopenharmony_ci	{.compatible = "cavium,octeon-7890-ciu3", .data = octeon_irq_init_ciu3},
294862306a36Sopenharmony_ci	{.compatible = "cavium,octeon-7130-cib", .data = octeon_irq_init_cib},
294962306a36Sopenharmony_ci	{}
295062306a36Sopenharmony_ci};
295162306a36Sopenharmony_ci
295262306a36Sopenharmony_civoid __init arch_init_irq(void)
295362306a36Sopenharmony_ci{
295462306a36Sopenharmony_ci#ifdef CONFIG_SMP
295562306a36Sopenharmony_ci	/* Set the default affinity to the boot cpu. */
295662306a36Sopenharmony_ci	cpumask_clear(irq_default_affinity);
295762306a36Sopenharmony_ci	cpumask_set_cpu(smp_processor_id(), irq_default_affinity);
295862306a36Sopenharmony_ci#endif
295962306a36Sopenharmony_ci	of_irq_init(ciu_types);
296062306a36Sopenharmony_ci}
296162306a36Sopenharmony_ci
296262306a36Sopenharmony_ciasmlinkage void plat_irq_dispatch(void)
296362306a36Sopenharmony_ci{
296462306a36Sopenharmony_ci	unsigned long cop0_cause;
296562306a36Sopenharmony_ci	unsigned long cop0_status;
296662306a36Sopenharmony_ci
296762306a36Sopenharmony_ci	while (1) {
296862306a36Sopenharmony_ci		cop0_cause = read_c0_cause();
296962306a36Sopenharmony_ci		cop0_status = read_c0_status();
297062306a36Sopenharmony_ci		cop0_cause &= cop0_status;
297162306a36Sopenharmony_ci		cop0_cause &= ST0_IM;
297262306a36Sopenharmony_ci
297362306a36Sopenharmony_ci		if (cop0_cause & STATUSF_IP2)
297462306a36Sopenharmony_ci			octeon_irq_ip2();
297562306a36Sopenharmony_ci		else if (cop0_cause & STATUSF_IP3)
297662306a36Sopenharmony_ci			octeon_irq_ip3();
297762306a36Sopenharmony_ci		else if (cop0_cause & STATUSF_IP4)
297862306a36Sopenharmony_ci			octeon_irq_ip4();
297962306a36Sopenharmony_ci		else if (cop0_cause)
298062306a36Sopenharmony_ci			do_IRQ(fls(cop0_cause) - 9 + MIPS_CPU_IRQ_BASE);
298162306a36Sopenharmony_ci		else
298262306a36Sopenharmony_ci			break;
298362306a36Sopenharmony_ci	}
298462306a36Sopenharmony_ci}
298562306a36Sopenharmony_ci
298662306a36Sopenharmony_ci#ifdef CONFIG_HOTPLUG_CPU
298762306a36Sopenharmony_ci
298862306a36Sopenharmony_civoid octeon_fixup_irqs(void)
298962306a36Sopenharmony_ci{
299062306a36Sopenharmony_ci	irq_cpu_offline();
299162306a36Sopenharmony_ci}
299262306a36Sopenharmony_ci
299362306a36Sopenharmony_ci#endif /* CONFIG_HOTPLUG_CPU */
299462306a36Sopenharmony_ci
299562306a36Sopenharmony_cistruct irq_domain *octeon_irq_get_block_domain(int node, uint8_t block)
299662306a36Sopenharmony_ci{
299762306a36Sopenharmony_ci	struct octeon_ciu3_info *ciu3_info;
299862306a36Sopenharmony_ci
299962306a36Sopenharmony_ci	ciu3_info = octeon_ciu3_info_per_node[node & CVMX_NODE_MASK];
300062306a36Sopenharmony_ci	return ciu3_info->domain[block];
300162306a36Sopenharmony_ci}
300262306a36Sopenharmony_ciEXPORT_SYMBOL(octeon_irq_get_block_domain);
3003