162306a36Sopenharmony_ci/***********************license start***************
262306a36Sopenharmony_ci * Author: Cavium Networks
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Contact: support@caviumnetworks.com
562306a36Sopenharmony_ci * This file is part of the OCTEON SDK
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Copyright (c) 2003-2008 Cavium Networks
862306a36Sopenharmony_ci *
962306a36Sopenharmony_ci * This file is free software; you can redistribute it and/or modify
1062306a36Sopenharmony_ci * it under the terms of the GNU General Public License, Version 2, as
1162306a36Sopenharmony_ci * published by the Free Software Foundation.
1262306a36Sopenharmony_ci *
1362306a36Sopenharmony_ci * This file is distributed in the hope that it will be useful, but
1462306a36Sopenharmony_ci * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
1562306a36Sopenharmony_ci * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
1662306a36Sopenharmony_ci * NONINFRINGEMENT.  See the GNU General Public License for more
1762306a36Sopenharmony_ci * details.
1862306a36Sopenharmony_ci *
1962306a36Sopenharmony_ci * You should have received a copy of the GNU General Public License
2062306a36Sopenharmony_ci * along with this file; if not, write to the Free Software
2162306a36Sopenharmony_ci * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
2262306a36Sopenharmony_ci * or visit http://www.gnu.org/licenses/.
2362306a36Sopenharmony_ci *
2462306a36Sopenharmony_ci * This file may also be available under a different license from Cavium.
2562306a36Sopenharmony_ci * Contact Cavium Networks for more information
2662306a36Sopenharmony_ci ***********************license end**************************************/
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci/*
2962306a36Sopenharmony_ci *
3062306a36Sopenharmony_ci * Support library for the SPI
3162306a36Sopenharmony_ci */
3262306a36Sopenharmony_ci#include <asm/octeon/octeon.h>
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#include <asm/octeon/cvmx-config.h>
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#include <asm/octeon/cvmx-pko.h>
3762306a36Sopenharmony_ci#include <asm/octeon/cvmx-spi.h>
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#include <asm/octeon/cvmx-spxx-defs.h>
4062306a36Sopenharmony_ci#include <asm/octeon/cvmx-stxx-defs.h>
4162306a36Sopenharmony_ci#include <asm/octeon/cvmx-srxx-defs.h>
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci#define INVOKE_CB(function_p, args...)		\
4462306a36Sopenharmony_ci	do {					\
4562306a36Sopenharmony_ci		if (function_p) {		\
4662306a36Sopenharmony_ci			res = function_p(args); \
4762306a36Sopenharmony_ci			if (res)		\
4862306a36Sopenharmony_ci				return res;	\
4962306a36Sopenharmony_ci		}				\
5062306a36Sopenharmony_ci	} while (0)
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci#if CVMX_ENABLE_DEBUG_PRINTS
5362306a36Sopenharmony_cistatic const char *modes[] =
5462306a36Sopenharmony_ci    { "UNKNOWN", "TX Halfplex", "Rx Halfplex", "Duplex" };
5562306a36Sopenharmony_ci#endif
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci/* Default callbacks, can be overridden
5862306a36Sopenharmony_ci *  using cvmx_spi_get_callbacks/cvmx_spi_set_callbacks
5962306a36Sopenharmony_ci */
6062306a36Sopenharmony_cistatic cvmx_spi_callbacks_t cvmx_spi_callbacks = {
6162306a36Sopenharmony_ci	.reset_cb = cvmx_spi_reset_cb,
6262306a36Sopenharmony_ci	.calendar_setup_cb = cvmx_spi_calendar_setup_cb,
6362306a36Sopenharmony_ci	.clock_detect_cb = cvmx_spi_clock_detect_cb,
6462306a36Sopenharmony_ci	.training_cb = cvmx_spi_training_cb,
6562306a36Sopenharmony_ci	.calendar_sync_cb = cvmx_spi_calendar_sync_cb,
6662306a36Sopenharmony_ci	.interface_up_cb = cvmx_spi_interface_up_cb
6762306a36Sopenharmony_ci};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci/*
7062306a36Sopenharmony_ci * Get current SPI4 initialization callbacks
7162306a36Sopenharmony_ci *
7262306a36Sopenharmony_ci * @callbacks:	Pointer to the callbacks structure.to fill
7362306a36Sopenharmony_ci *
7462306a36Sopenharmony_ci * Returns Pointer to cvmx_spi_callbacks_t structure.
7562306a36Sopenharmony_ci */
7662306a36Sopenharmony_civoid cvmx_spi_get_callbacks(cvmx_spi_callbacks_t *callbacks)
7762306a36Sopenharmony_ci{
7862306a36Sopenharmony_ci	memcpy(callbacks, &cvmx_spi_callbacks, sizeof(cvmx_spi_callbacks));
7962306a36Sopenharmony_ci}
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci/*
8262306a36Sopenharmony_ci * Set new SPI4 initialization callbacks
8362306a36Sopenharmony_ci *
8462306a36Sopenharmony_ci * @new_callbacks:  Pointer to an updated callbacks structure.
8562306a36Sopenharmony_ci */
8662306a36Sopenharmony_civoid cvmx_spi_set_callbacks(cvmx_spi_callbacks_t *new_callbacks)
8762306a36Sopenharmony_ci{
8862306a36Sopenharmony_ci	memcpy(&cvmx_spi_callbacks, new_callbacks, sizeof(cvmx_spi_callbacks));
8962306a36Sopenharmony_ci}
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci/*
9262306a36Sopenharmony_ci * Initialize and start the SPI interface.
9362306a36Sopenharmony_ci *
9462306a36Sopenharmony_ci * @interface: The identifier of the packet interface to configure and
9562306a36Sopenharmony_ci *		    use as a SPI interface.
9662306a36Sopenharmony_ci * @mode:      The operating mode for the SPI interface. The interface
9762306a36Sopenharmony_ci *		    can operate as a full duplex (both Tx and Rx data paths
9862306a36Sopenharmony_ci *		    active) or as a halfplex (either the Tx data path is
9962306a36Sopenharmony_ci *		    active or the Rx data path is active, but not both).
10062306a36Sopenharmony_ci * @timeout:   Timeout to wait for clock synchronization in seconds
10162306a36Sopenharmony_ci * @num_ports: Number of SPI ports to configure
10262306a36Sopenharmony_ci *
10362306a36Sopenharmony_ci * Returns Zero on success, negative of failure.
10462306a36Sopenharmony_ci */
10562306a36Sopenharmony_ciint cvmx_spi_start_interface(int interface, cvmx_spi_mode_t mode, int timeout,
10662306a36Sopenharmony_ci			     int num_ports)
10762306a36Sopenharmony_ci{
10862306a36Sopenharmony_ci	int res = -1;
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci	if (!(OCTEON_IS_MODEL(OCTEON_CN38XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
11162306a36Sopenharmony_ci		return res;
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	/* Callback to perform SPI4 reset */
11462306a36Sopenharmony_ci	INVOKE_CB(cvmx_spi_callbacks.reset_cb, interface, mode);
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	/* Callback to perform calendar setup */
11762306a36Sopenharmony_ci	INVOKE_CB(cvmx_spi_callbacks.calendar_setup_cb, interface, mode,
11862306a36Sopenharmony_ci		  num_ports);
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	/* Callback to perform clock detection */
12162306a36Sopenharmony_ci	INVOKE_CB(cvmx_spi_callbacks.clock_detect_cb, interface, mode, timeout);
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	/* Callback to perform SPI4 link training */
12462306a36Sopenharmony_ci	INVOKE_CB(cvmx_spi_callbacks.training_cb, interface, mode, timeout);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	/* Callback to perform calendar sync */
12762306a36Sopenharmony_ci	INVOKE_CB(cvmx_spi_callbacks.calendar_sync_cb, interface, mode,
12862306a36Sopenharmony_ci		  timeout);
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci	/* Callback to handle interface coming up */
13162306a36Sopenharmony_ci	INVOKE_CB(cvmx_spi_callbacks.interface_up_cb, interface, mode);
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	return res;
13462306a36Sopenharmony_ci}
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci/*
13762306a36Sopenharmony_ci * This routine restarts the SPI interface after it has lost synchronization
13862306a36Sopenharmony_ci * with its correspondent system.
13962306a36Sopenharmony_ci *
14062306a36Sopenharmony_ci * @interface: The identifier of the packet interface to configure and
14162306a36Sopenharmony_ci *		    use as a SPI interface.
14262306a36Sopenharmony_ci * @mode:      The operating mode for the SPI interface. The interface
14362306a36Sopenharmony_ci *		    can operate as a full duplex (both Tx and Rx data paths
14462306a36Sopenharmony_ci *		    active) or as a halfplex (either the Tx data path is
14562306a36Sopenharmony_ci *		    active or the Rx data path is active, but not both).
14662306a36Sopenharmony_ci * @timeout:   Timeout to wait for clock synchronization in seconds
14762306a36Sopenharmony_ci *
14862306a36Sopenharmony_ci * Returns Zero on success, negative of failure.
14962306a36Sopenharmony_ci */
15062306a36Sopenharmony_ciint cvmx_spi_restart_interface(int interface, cvmx_spi_mode_t mode, int timeout)
15162306a36Sopenharmony_ci{
15262306a36Sopenharmony_ci	int res = -1;
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	if (!(OCTEON_IS_MODEL(OCTEON_CN38XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
15562306a36Sopenharmony_ci		return res;
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	cvmx_dprintf("SPI%d: Restart %s\n", interface, modes[mode]);
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	/* Callback to perform SPI4 reset */
16062306a36Sopenharmony_ci	INVOKE_CB(cvmx_spi_callbacks.reset_cb, interface, mode);
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	/* NOTE: Calendar setup is not performed during restart */
16362306a36Sopenharmony_ci	/*	 Refer to cvmx_spi_start_interface() for the full sequence */
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	/* Callback to perform clock detection */
16662306a36Sopenharmony_ci	INVOKE_CB(cvmx_spi_callbacks.clock_detect_cb, interface, mode, timeout);
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci	/* Callback to perform SPI4 link training */
16962306a36Sopenharmony_ci	INVOKE_CB(cvmx_spi_callbacks.training_cb, interface, mode, timeout);
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	/* Callback to perform calendar sync */
17262306a36Sopenharmony_ci	INVOKE_CB(cvmx_spi_callbacks.calendar_sync_cb, interface, mode,
17362306a36Sopenharmony_ci		  timeout);
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	/* Callback to handle interface coming up */
17662306a36Sopenharmony_ci	INVOKE_CB(cvmx_spi_callbacks.interface_up_cb, interface, mode);
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	return res;
17962306a36Sopenharmony_ci}
18062306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cvmx_spi_restart_interface);
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci/*
18362306a36Sopenharmony_ci * Callback to perform SPI4 reset
18462306a36Sopenharmony_ci *
18562306a36Sopenharmony_ci * @interface: The identifier of the packet interface to configure and
18662306a36Sopenharmony_ci *		    use as a SPI interface.
18762306a36Sopenharmony_ci * @mode:      The operating mode for the SPI interface. The interface
18862306a36Sopenharmony_ci *		    can operate as a full duplex (both Tx and Rx data paths
18962306a36Sopenharmony_ci *		    active) or as a halfplex (either the Tx data path is
19062306a36Sopenharmony_ci *		    active or the Rx data path is active, but not both).
19162306a36Sopenharmony_ci *
19262306a36Sopenharmony_ci * Returns Zero on success, non-zero error code on failure (will cause
19362306a36Sopenharmony_ci * SPI initialization to abort)
19462306a36Sopenharmony_ci */
19562306a36Sopenharmony_ciint cvmx_spi_reset_cb(int interface, cvmx_spi_mode_t mode)
19662306a36Sopenharmony_ci{
19762306a36Sopenharmony_ci	union cvmx_spxx_dbg_deskew_ctl spxx_dbg_deskew_ctl;
19862306a36Sopenharmony_ci	union cvmx_spxx_clk_ctl spxx_clk_ctl;
19962306a36Sopenharmony_ci	union cvmx_spxx_bist_stat spxx_bist_stat;
20062306a36Sopenharmony_ci	union cvmx_spxx_int_msk spxx_int_msk;
20162306a36Sopenharmony_ci	union cvmx_stxx_int_msk stxx_int_msk;
20262306a36Sopenharmony_ci	union cvmx_spxx_trn4_ctl spxx_trn4_ctl;
20362306a36Sopenharmony_ci	int index;
20462306a36Sopenharmony_ci	uint64_t MS = cvmx_sysinfo_get()->cpu_clock_hz / 1000;
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	/* Disable SPI error events while we run BIST */
20762306a36Sopenharmony_ci	spxx_int_msk.u64 = cvmx_read_csr(CVMX_SPXX_INT_MSK(interface));
20862306a36Sopenharmony_ci	cvmx_write_csr(CVMX_SPXX_INT_MSK(interface), 0);
20962306a36Sopenharmony_ci	stxx_int_msk.u64 = cvmx_read_csr(CVMX_STXX_INT_MSK(interface));
21062306a36Sopenharmony_ci	cvmx_write_csr(CVMX_STXX_INT_MSK(interface), 0);
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	/* Run BIST in the SPI interface */
21362306a36Sopenharmony_ci	cvmx_write_csr(CVMX_SRXX_COM_CTL(interface), 0);
21462306a36Sopenharmony_ci	cvmx_write_csr(CVMX_STXX_COM_CTL(interface), 0);
21562306a36Sopenharmony_ci	spxx_clk_ctl.u64 = 0;
21662306a36Sopenharmony_ci	spxx_clk_ctl.s.runbist = 1;
21762306a36Sopenharmony_ci	cvmx_write_csr(CVMX_SPXX_CLK_CTL(interface), spxx_clk_ctl.u64);
21862306a36Sopenharmony_ci	__delay(10 * MS);
21962306a36Sopenharmony_ci	spxx_bist_stat.u64 = cvmx_read_csr(CVMX_SPXX_BIST_STAT(interface));
22062306a36Sopenharmony_ci	if (spxx_bist_stat.s.stat0)
22162306a36Sopenharmony_ci		cvmx_dprintf
22262306a36Sopenharmony_ci		    ("ERROR SPI%d: BIST failed on receive datapath FIFO\n",
22362306a36Sopenharmony_ci		     interface);
22462306a36Sopenharmony_ci	if (spxx_bist_stat.s.stat1)
22562306a36Sopenharmony_ci		cvmx_dprintf("ERROR SPI%d: BIST failed on RX calendar table\n",
22662306a36Sopenharmony_ci			     interface);
22762306a36Sopenharmony_ci	if (spxx_bist_stat.s.stat2)
22862306a36Sopenharmony_ci		cvmx_dprintf("ERROR SPI%d: BIST failed on TX calendar table\n",
22962306a36Sopenharmony_ci			     interface);
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci	/* Clear the calendar table after BIST to fix parity errors */
23262306a36Sopenharmony_ci	for (index = 0; index < 32; index++) {
23362306a36Sopenharmony_ci		union cvmx_srxx_spi4_calx srxx_spi4_calx;
23462306a36Sopenharmony_ci		union cvmx_stxx_spi4_calx stxx_spi4_calx;
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci		srxx_spi4_calx.u64 = 0;
23762306a36Sopenharmony_ci		srxx_spi4_calx.s.oddpar = 1;
23862306a36Sopenharmony_ci		cvmx_write_csr(CVMX_SRXX_SPI4_CALX(index, interface),
23962306a36Sopenharmony_ci			       srxx_spi4_calx.u64);
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci		stxx_spi4_calx.u64 = 0;
24262306a36Sopenharmony_ci		stxx_spi4_calx.s.oddpar = 1;
24362306a36Sopenharmony_ci		cvmx_write_csr(CVMX_STXX_SPI4_CALX(index, interface),
24462306a36Sopenharmony_ci			       stxx_spi4_calx.u64);
24562306a36Sopenharmony_ci	}
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	/* Re enable reporting of error interrupts */
24862306a36Sopenharmony_ci	cvmx_write_csr(CVMX_SPXX_INT_REG(interface),
24962306a36Sopenharmony_ci		       cvmx_read_csr(CVMX_SPXX_INT_REG(interface)));
25062306a36Sopenharmony_ci	cvmx_write_csr(CVMX_SPXX_INT_MSK(interface), spxx_int_msk.u64);
25162306a36Sopenharmony_ci	cvmx_write_csr(CVMX_STXX_INT_REG(interface),
25262306a36Sopenharmony_ci		       cvmx_read_csr(CVMX_STXX_INT_REG(interface)));
25362306a36Sopenharmony_ci	cvmx_write_csr(CVMX_STXX_INT_MSK(interface), stxx_int_msk.u64);
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	/* Setup the CLKDLY right in the middle */
25662306a36Sopenharmony_ci	spxx_clk_ctl.u64 = 0;
25762306a36Sopenharmony_ci	spxx_clk_ctl.s.seetrn = 0;
25862306a36Sopenharmony_ci	spxx_clk_ctl.s.clkdly = 0x10;
25962306a36Sopenharmony_ci	spxx_clk_ctl.s.runbist = 0;
26062306a36Sopenharmony_ci	spxx_clk_ctl.s.statdrv = 0;
26162306a36Sopenharmony_ci	/* This should always be on the opposite edge as statdrv */
26262306a36Sopenharmony_ci	spxx_clk_ctl.s.statrcv = 1;
26362306a36Sopenharmony_ci	spxx_clk_ctl.s.sndtrn = 0;
26462306a36Sopenharmony_ci	spxx_clk_ctl.s.drptrn = 0;
26562306a36Sopenharmony_ci	spxx_clk_ctl.s.rcvtrn = 0;
26662306a36Sopenharmony_ci	spxx_clk_ctl.s.srxdlck = 0;
26762306a36Sopenharmony_ci	cvmx_write_csr(CVMX_SPXX_CLK_CTL(interface), spxx_clk_ctl.u64);
26862306a36Sopenharmony_ci	__delay(100 * MS);
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ci	/* Reset SRX0 DLL */
27162306a36Sopenharmony_ci	spxx_clk_ctl.s.srxdlck = 1;
27262306a36Sopenharmony_ci	cvmx_write_csr(CVMX_SPXX_CLK_CTL(interface), spxx_clk_ctl.u64);
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci	/* Waiting for Inf0 Spi4 RX DLL to lock */
27562306a36Sopenharmony_ci	__delay(100 * MS);
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci	/* Enable dynamic alignment */
27862306a36Sopenharmony_ci	spxx_trn4_ctl.s.trntest = 0;
27962306a36Sopenharmony_ci	spxx_trn4_ctl.s.jitter = 1;
28062306a36Sopenharmony_ci	spxx_trn4_ctl.s.clr_boot = 1;
28162306a36Sopenharmony_ci	spxx_trn4_ctl.s.set_boot = 0;
28262306a36Sopenharmony_ci	if (OCTEON_IS_MODEL(OCTEON_CN58XX))
28362306a36Sopenharmony_ci		spxx_trn4_ctl.s.maxdist = 3;
28462306a36Sopenharmony_ci	else
28562306a36Sopenharmony_ci		spxx_trn4_ctl.s.maxdist = 8;
28662306a36Sopenharmony_ci	spxx_trn4_ctl.s.macro_en = 1;
28762306a36Sopenharmony_ci	spxx_trn4_ctl.s.mux_en = 1;
28862306a36Sopenharmony_ci	cvmx_write_csr(CVMX_SPXX_TRN4_CTL(interface), spxx_trn4_ctl.u64);
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_ci	spxx_dbg_deskew_ctl.u64 = 0;
29162306a36Sopenharmony_ci	cvmx_write_csr(CVMX_SPXX_DBG_DESKEW_CTL(interface),
29262306a36Sopenharmony_ci		       spxx_dbg_deskew_ctl.u64);
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_ci	return 0;
29562306a36Sopenharmony_ci}
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci/*
29862306a36Sopenharmony_ci * Callback to setup calendar and miscellaneous settings before clock detection
29962306a36Sopenharmony_ci *
30062306a36Sopenharmony_ci * @interface: The identifier of the packet interface to configure and
30162306a36Sopenharmony_ci *		    use as a SPI interface.
30262306a36Sopenharmony_ci * @mode:      The operating mode for the SPI interface. The interface
30362306a36Sopenharmony_ci *		    can operate as a full duplex (both Tx and Rx data paths
30462306a36Sopenharmony_ci *		    active) or as a halfplex (either the Tx data path is
30562306a36Sopenharmony_ci *		    active or the Rx data path is active, but not both).
30662306a36Sopenharmony_ci * @num_ports: Number of ports to configure on SPI
30762306a36Sopenharmony_ci *
30862306a36Sopenharmony_ci * Returns Zero on success, non-zero error code on failure (will cause
30962306a36Sopenharmony_ci * SPI initialization to abort)
31062306a36Sopenharmony_ci */
31162306a36Sopenharmony_ciint cvmx_spi_calendar_setup_cb(int interface, cvmx_spi_mode_t mode,
31262306a36Sopenharmony_ci			       int num_ports)
31362306a36Sopenharmony_ci{
31462306a36Sopenharmony_ci	int port;
31562306a36Sopenharmony_ci	int index;
31662306a36Sopenharmony_ci	if (mode & CVMX_SPI_MODE_RX_HALFPLEX) {
31762306a36Sopenharmony_ci		union cvmx_srxx_com_ctl srxx_com_ctl;
31862306a36Sopenharmony_ci		union cvmx_srxx_spi4_stat srxx_spi4_stat;
31962306a36Sopenharmony_ci
32062306a36Sopenharmony_ci		/* SRX0 number of Ports */
32162306a36Sopenharmony_ci		srxx_com_ctl.u64 = 0;
32262306a36Sopenharmony_ci		srxx_com_ctl.s.prts = num_ports - 1;
32362306a36Sopenharmony_ci		srxx_com_ctl.s.st_en = 0;
32462306a36Sopenharmony_ci		srxx_com_ctl.s.inf_en = 0;
32562306a36Sopenharmony_ci		cvmx_write_csr(CVMX_SRXX_COM_CTL(interface), srxx_com_ctl.u64);
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_ci		/* SRX0 Calendar Table. This round robbins through all ports */
32862306a36Sopenharmony_ci		port = 0;
32962306a36Sopenharmony_ci		index = 0;
33062306a36Sopenharmony_ci		while (port < num_ports) {
33162306a36Sopenharmony_ci			union cvmx_srxx_spi4_calx srxx_spi4_calx;
33262306a36Sopenharmony_ci			srxx_spi4_calx.u64 = 0;
33362306a36Sopenharmony_ci			srxx_spi4_calx.s.prt0 = port++;
33462306a36Sopenharmony_ci			srxx_spi4_calx.s.prt1 = port++;
33562306a36Sopenharmony_ci			srxx_spi4_calx.s.prt2 = port++;
33662306a36Sopenharmony_ci			srxx_spi4_calx.s.prt3 = port++;
33762306a36Sopenharmony_ci			srxx_spi4_calx.s.oddpar =
33862306a36Sopenharmony_ci			    ~(cvmx_dpop(srxx_spi4_calx.u64) & 1);
33962306a36Sopenharmony_ci			cvmx_write_csr(CVMX_SRXX_SPI4_CALX(index, interface),
34062306a36Sopenharmony_ci				       srxx_spi4_calx.u64);
34162306a36Sopenharmony_ci			index++;
34262306a36Sopenharmony_ci		}
34362306a36Sopenharmony_ci		srxx_spi4_stat.u64 = 0;
34462306a36Sopenharmony_ci		srxx_spi4_stat.s.len = num_ports;
34562306a36Sopenharmony_ci		srxx_spi4_stat.s.m = 1;
34662306a36Sopenharmony_ci		cvmx_write_csr(CVMX_SRXX_SPI4_STAT(interface),
34762306a36Sopenharmony_ci			       srxx_spi4_stat.u64);
34862306a36Sopenharmony_ci	}
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci	if (mode & CVMX_SPI_MODE_TX_HALFPLEX) {
35162306a36Sopenharmony_ci		union cvmx_stxx_arb_ctl stxx_arb_ctl;
35262306a36Sopenharmony_ci		union cvmx_gmxx_tx_spi_max gmxx_tx_spi_max;
35362306a36Sopenharmony_ci		union cvmx_gmxx_tx_spi_thresh gmxx_tx_spi_thresh;
35462306a36Sopenharmony_ci		union cvmx_gmxx_tx_spi_ctl gmxx_tx_spi_ctl;
35562306a36Sopenharmony_ci		union cvmx_stxx_spi4_stat stxx_spi4_stat;
35662306a36Sopenharmony_ci		union cvmx_stxx_spi4_dat stxx_spi4_dat;
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci		/* STX0 Config */
35962306a36Sopenharmony_ci		stxx_arb_ctl.u64 = 0;
36062306a36Sopenharmony_ci		stxx_arb_ctl.s.igntpa = 0;
36162306a36Sopenharmony_ci		stxx_arb_ctl.s.mintrn = 0;
36262306a36Sopenharmony_ci		cvmx_write_csr(CVMX_STXX_ARB_CTL(interface), stxx_arb_ctl.u64);
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_ci		gmxx_tx_spi_max.u64 = 0;
36562306a36Sopenharmony_ci		gmxx_tx_spi_max.s.max1 = 8;
36662306a36Sopenharmony_ci		gmxx_tx_spi_max.s.max2 = 4;
36762306a36Sopenharmony_ci		gmxx_tx_spi_max.s.slice = 0;
36862306a36Sopenharmony_ci		cvmx_write_csr(CVMX_GMXX_TX_SPI_MAX(interface),
36962306a36Sopenharmony_ci			       gmxx_tx_spi_max.u64);
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_ci		gmxx_tx_spi_thresh.u64 = 0;
37262306a36Sopenharmony_ci		gmxx_tx_spi_thresh.s.thresh = 4;
37362306a36Sopenharmony_ci		cvmx_write_csr(CVMX_GMXX_TX_SPI_THRESH(interface),
37462306a36Sopenharmony_ci			       gmxx_tx_spi_thresh.u64);
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci		gmxx_tx_spi_ctl.u64 = 0;
37762306a36Sopenharmony_ci		gmxx_tx_spi_ctl.s.tpa_clr = 0;
37862306a36Sopenharmony_ci		gmxx_tx_spi_ctl.s.cont_pkt = 0;
37962306a36Sopenharmony_ci		cvmx_write_csr(CVMX_GMXX_TX_SPI_CTL(interface),
38062306a36Sopenharmony_ci			       gmxx_tx_spi_ctl.u64);
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_ci		/* STX0 Training Control */
38362306a36Sopenharmony_ci		stxx_spi4_dat.u64 = 0;
38462306a36Sopenharmony_ci		/*Minimum needed by dynamic alignment */
38562306a36Sopenharmony_ci		stxx_spi4_dat.s.alpha = 32;
38662306a36Sopenharmony_ci		stxx_spi4_dat.s.max_t = 0xFFFF; /*Minimum interval is 0x20 */
38762306a36Sopenharmony_ci		cvmx_write_csr(CVMX_STXX_SPI4_DAT(interface),
38862306a36Sopenharmony_ci			       stxx_spi4_dat.u64);
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci		/* STX0 Calendar Table. This round robbins through all ports */
39162306a36Sopenharmony_ci		port = 0;
39262306a36Sopenharmony_ci		index = 0;
39362306a36Sopenharmony_ci		while (port < num_ports) {
39462306a36Sopenharmony_ci			union cvmx_stxx_spi4_calx stxx_spi4_calx;
39562306a36Sopenharmony_ci			stxx_spi4_calx.u64 = 0;
39662306a36Sopenharmony_ci			stxx_spi4_calx.s.prt0 = port++;
39762306a36Sopenharmony_ci			stxx_spi4_calx.s.prt1 = port++;
39862306a36Sopenharmony_ci			stxx_spi4_calx.s.prt2 = port++;
39962306a36Sopenharmony_ci			stxx_spi4_calx.s.prt3 = port++;
40062306a36Sopenharmony_ci			stxx_spi4_calx.s.oddpar =
40162306a36Sopenharmony_ci			    ~(cvmx_dpop(stxx_spi4_calx.u64) & 1);
40262306a36Sopenharmony_ci			cvmx_write_csr(CVMX_STXX_SPI4_CALX(index, interface),
40362306a36Sopenharmony_ci				       stxx_spi4_calx.u64);
40462306a36Sopenharmony_ci			index++;
40562306a36Sopenharmony_ci		}
40662306a36Sopenharmony_ci		stxx_spi4_stat.u64 = 0;
40762306a36Sopenharmony_ci		stxx_spi4_stat.s.len = num_ports;
40862306a36Sopenharmony_ci		stxx_spi4_stat.s.m = 1;
40962306a36Sopenharmony_ci		cvmx_write_csr(CVMX_STXX_SPI4_STAT(interface),
41062306a36Sopenharmony_ci			       stxx_spi4_stat.u64);
41162306a36Sopenharmony_ci	}
41262306a36Sopenharmony_ci
41362306a36Sopenharmony_ci	return 0;
41462306a36Sopenharmony_ci}
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_ci/*
41762306a36Sopenharmony_ci * Callback to perform clock detection
41862306a36Sopenharmony_ci *
41962306a36Sopenharmony_ci * @interface: The identifier of the packet interface to configure and
42062306a36Sopenharmony_ci *		    use as a SPI interface.
42162306a36Sopenharmony_ci * @mode:      The operating mode for the SPI interface. The interface
42262306a36Sopenharmony_ci *		    can operate as a full duplex (both Tx and Rx data paths
42362306a36Sopenharmony_ci *		    active) or as a halfplex (either the Tx data path is
42462306a36Sopenharmony_ci *		    active or the Rx data path is active, but not both).
42562306a36Sopenharmony_ci * @timeout:   Timeout to wait for clock synchronization in seconds
42662306a36Sopenharmony_ci *
42762306a36Sopenharmony_ci * Returns Zero on success, non-zero error code on failure (will cause
42862306a36Sopenharmony_ci * SPI initialization to abort)
42962306a36Sopenharmony_ci */
43062306a36Sopenharmony_ciint cvmx_spi_clock_detect_cb(int interface, cvmx_spi_mode_t mode, int timeout)
43162306a36Sopenharmony_ci{
43262306a36Sopenharmony_ci	int clock_transitions;
43362306a36Sopenharmony_ci	union cvmx_spxx_clk_stat stat;
43462306a36Sopenharmony_ci	uint64_t timeout_time;
43562306a36Sopenharmony_ci	uint64_t MS = cvmx_sysinfo_get()->cpu_clock_hz / 1000;
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_ci	/*
43862306a36Sopenharmony_ci	 * Regardless of operating mode, both Tx and Rx clocks must be
43962306a36Sopenharmony_ci	 * present for the SPI interface to operate.
44062306a36Sopenharmony_ci	 */
44162306a36Sopenharmony_ci	cvmx_dprintf("SPI%d: Waiting to see TsClk...\n", interface);
44262306a36Sopenharmony_ci	timeout_time = cvmx_get_cycle() + 1000ull * MS * timeout;
44362306a36Sopenharmony_ci	/*
44462306a36Sopenharmony_ci	 * Require 100 clock transitions in order to avoid any noise
44562306a36Sopenharmony_ci	 * in the beginning.
44662306a36Sopenharmony_ci	 */
44762306a36Sopenharmony_ci	clock_transitions = 100;
44862306a36Sopenharmony_ci	do {
44962306a36Sopenharmony_ci		stat.u64 = cvmx_read_csr(CVMX_SPXX_CLK_STAT(interface));
45062306a36Sopenharmony_ci		if (stat.s.s4clk0 && stat.s.s4clk1 && clock_transitions) {
45162306a36Sopenharmony_ci			/*
45262306a36Sopenharmony_ci			 * We've seen a clock transition, so decrement
45362306a36Sopenharmony_ci			 * the number we still need.
45462306a36Sopenharmony_ci			 */
45562306a36Sopenharmony_ci			clock_transitions--;
45662306a36Sopenharmony_ci			cvmx_write_csr(CVMX_SPXX_CLK_STAT(interface), stat.u64);
45762306a36Sopenharmony_ci			stat.s.s4clk0 = 0;
45862306a36Sopenharmony_ci			stat.s.s4clk1 = 0;
45962306a36Sopenharmony_ci		}
46062306a36Sopenharmony_ci		if (cvmx_get_cycle() > timeout_time) {
46162306a36Sopenharmony_ci			cvmx_dprintf("SPI%d: Timeout\n", interface);
46262306a36Sopenharmony_ci			return -1;
46362306a36Sopenharmony_ci		}
46462306a36Sopenharmony_ci	} while (stat.s.s4clk0 == 0 || stat.s.s4clk1 == 0);
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_ci	cvmx_dprintf("SPI%d: Waiting to see RsClk...\n", interface);
46762306a36Sopenharmony_ci	timeout_time = cvmx_get_cycle() + 1000ull * MS * timeout;
46862306a36Sopenharmony_ci	/*
46962306a36Sopenharmony_ci	 * Require 100 clock transitions in order to avoid any noise in the
47062306a36Sopenharmony_ci	 * beginning.
47162306a36Sopenharmony_ci	 */
47262306a36Sopenharmony_ci	clock_transitions = 100;
47362306a36Sopenharmony_ci	do {
47462306a36Sopenharmony_ci		stat.u64 = cvmx_read_csr(CVMX_SPXX_CLK_STAT(interface));
47562306a36Sopenharmony_ci		if (stat.s.d4clk0 && stat.s.d4clk1 && clock_transitions) {
47662306a36Sopenharmony_ci			/*
47762306a36Sopenharmony_ci			 * We've seen a clock transition, so decrement
47862306a36Sopenharmony_ci			 * the number we still need
47962306a36Sopenharmony_ci			 */
48062306a36Sopenharmony_ci			clock_transitions--;
48162306a36Sopenharmony_ci			cvmx_write_csr(CVMX_SPXX_CLK_STAT(interface), stat.u64);
48262306a36Sopenharmony_ci			stat.s.d4clk0 = 0;
48362306a36Sopenharmony_ci			stat.s.d4clk1 = 0;
48462306a36Sopenharmony_ci		}
48562306a36Sopenharmony_ci		if (cvmx_get_cycle() > timeout_time) {
48662306a36Sopenharmony_ci			cvmx_dprintf("SPI%d: Timeout\n", interface);
48762306a36Sopenharmony_ci			return -1;
48862306a36Sopenharmony_ci		}
48962306a36Sopenharmony_ci	} while (stat.s.d4clk0 == 0 || stat.s.d4clk1 == 0);
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci	return 0;
49262306a36Sopenharmony_ci}
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_ci/*
49562306a36Sopenharmony_ci * Callback to perform link training
49662306a36Sopenharmony_ci *
49762306a36Sopenharmony_ci * @interface: The identifier of the packet interface to configure and
49862306a36Sopenharmony_ci *		    use as a SPI interface.
49962306a36Sopenharmony_ci * @mode:      The operating mode for the SPI interface. The interface
50062306a36Sopenharmony_ci *		    can operate as a full duplex (both Tx and Rx data paths
50162306a36Sopenharmony_ci *		    active) or as a halfplex (either the Tx data path is
50262306a36Sopenharmony_ci *		    active or the Rx data path is active, but not both).
50362306a36Sopenharmony_ci * @timeout:   Timeout to wait for link to be trained (in seconds)
50462306a36Sopenharmony_ci *
50562306a36Sopenharmony_ci * Returns Zero on success, non-zero error code on failure (will cause
50662306a36Sopenharmony_ci * SPI initialization to abort)
50762306a36Sopenharmony_ci */
50862306a36Sopenharmony_ciint cvmx_spi_training_cb(int interface, cvmx_spi_mode_t mode, int timeout)
50962306a36Sopenharmony_ci{
51062306a36Sopenharmony_ci	union cvmx_spxx_trn4_ctl spxx_trn4_ctl;
51162306a36Sopenharmony_ci	union cvmx_spxx_clk_stat stat;
51262306a36Sopenharmony_ci	uint64_t MS = cvmx_sysinfo_get()->cpu_clock_hz / 1000;
51362306a36Sopenharmony_ci	uint64_t timeout_time = cvmx_get_cycle() + 1000ull * MS * timeout;
51462306a36Sopenharmony_ci	int rx_training_needed;
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	/* SRX0 & STX0 Inf0 Links are configured - begin training */
51762306a36Sopenharmony_ci	union cvmx_spxx_clk_ctl spxx_clk_ctl;
51862306a36Sopenharmony_ci	spxx_clk_ctl.u64 = 0;
51962306a36Sopenharmony_ci	spxx_clk_ctl.s.seetrn = 0;
52062306a36Sopenharmony_ci	spxx_clk_ctl.s.clkdly = 0x10;
52162306a36Sopenharmony_ci	spxx_clk_ctl.s.runbist = 0;
52262306a36Sopenharmony_ci	spxx_clk_ctl.s.statdrv = 0;
52362306a36Sopenharmony_ci	/* This should always be on the opposite edge as statdrv */
52462306a36Sopenharmony_ci	spxx_clk_ctl.s.statrcv = 1;
52562306a36Sopenharmony_ci	spxx_clk_ctl.s.sndtrn = 1;
52662306a36Sopenharmony_ci	spxx_clk_ctl.s.drptrn = 1;
52762306a36Sopenharmony_ci	spxx_clk_ctl.s.rcvtrn = 1;
52862306a36Sopenharmony_ci	spxx_clk_ctl.s.srxdlck = 1;
52962306a36Sopenharmony_ci	cvmx_write_csr(CVMX_SPXX_CLK_CTL(interface), spxx_clk_ctl.u64);
53062306a36Sopenharmony_ci	__delay(1000 * MS);
53162306a36Sopenharmony_ci
53262306a36Sopenharmony_ci	/* SRX0 clear the boot bit */
53362306a36Sopenharmony_ci	spxx_trn4_ctl.u64 = cvmx_read_csr(CVMX_SPXX_TRN4_CTL(interface));
53462306a36Sopenharmony_ci	spxx_trn4_ctl.s.clr_boot = 1;
53562306a36Sopenharmony_ci	cvmx_write_csr(CVMX_SPXX_TRN4_CTL(interface), spxx_trn4_ctl.u64);
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_ci	/* Wait for the training sequence to complete */
53862306a36Sopenharmony_ci	cvmx_dprintf("SPI%d: Waiting for training\n", interface);
53962306a36Sopenharmony_ci	__delay(1000 * MS);
54062306a36Sopenharmony_ci	/* Wait a really long time here */
54162306a36Sopenharmony_ci	timeout_time = cvmx_get_cycle() + 1000ull * MS * 600;
54262306a36Sopenharmony_ci	/*
54362306a36Sopenharmony_ci	 * The HRM says we must wait for 34 + 16 * MAXDIST training sequences.
54462306a36Sopenharmony_ci	 * We'll be pessimistic and wait for a lot more.
54562306a36Sopenharmony_ci	 */
54662306a36Sopenharmony_ci	rx_training_needed = 500;
54762306a36Sopenharmony_ci	do {
54862306a36Sopenharmony_ci		stat.u64 = cvmx_read_csr(CVMX_SPXX_CLK_STAT(interface));
54962306a36Sopenharmony_ci		if (stat.s.srxtrn && rx_training_needed) {
55062306a36Sopenharmony_ci			rx_training_needed--;
55162306a36Sopenharmony_ci			cvmx_write_csr(CVMX_SPXX_CLK_STAT(interface), stat.u64);
55262306a36Sopenharmony_ci			stat.s.srxtrn = 0;
55362306a36Sopenharmony_ci		}
55462306a36Sopenharmony_ci		if (cvmx_get_cycle() > timeout_time) {
55562306a36Sopenharmony_ci			cvmx_dprintf("SPI%d: Timeout\n", interface);
55662306a36Sopenharmony_ci			return -1;
55762306a36Sopenharmony_ci		}
55862306a36Sopenharmony_ci	} while (stat.s.srxtrn == 0);
55962306a36Sopenharmony_ci
56062306a36Sopenharmony_ci	return 0;
56162306a36Sopenharmony_ci}
56262306a36Sopenharmony_ci
56362306a36Sopenharmony_ci/*
56462306a36Sopenharmony_ci * Callback to perform calendar data synchronization
56562306a36Sopenharmony_ci *
56662306a36Sopenharmony_ci * @interface: The identifier of the packet interface to configure and
56762306a36Sopenharmony_ci *		    use as a SPI interface.
56862306a36Sopenharmony_ci * @mode:      The operating mode for the SPI interface. The interface
56962306a36Sopenharmony_ci *		    can operate as a full duplex (both Tx and Rx data paths
57062306a36Sopenharmony_ci *		    active) or as a halfplex (either the Tx data path is
57162306a36Sopenharmony_ci *		    active or the Rx data path is active, but not both).
57262306a36Sopenharmony_ci * @timeout:   Timeout to wait for calendar data in seconds
57362306a36Sopenharmony_ci *
57462306a36Sopenharmony_ci * Returns Zero on success, non-zero error code on failure (will cause
57562306a36Sopenharmony_ci * SPI initialization to abort)
57662306a36Sopenharmony_ci */
57762306a36Sopenharmony_ciint cvmx_spi_calendar_sync_cb(int interface, cvmx_spi_mode_t mode, int timeout)
57862306a36Sopenharmony_ci{
57962306a36Sopenharmony_ci	uint64_t MS = cvmx_sysinfo_get()->cpu_clock_hz / 1000;
58062306a36Sopenharmony_ci	if (mode & CVMX_SPI_MODE_RX_HALFPLEX) {
58162306a36Sopenharmony_ci		/* SRX0 interface should be good, send calendar data */
58262306a36Sopenharmony_ci		union cvmx_srxx_com_ctl srxx_com_ctl;
58362306a36Sopenharmony_ci		cvmx_dprintf
58462306a36Sopenharmony_ci		    ("SPI%d: Rx is synchronized, start sending calendar data\n",
58562306a36Sopenharmony_ci		     interface);
58662306a36Sopenharmony_ci		srxx_com_ctl.u64 = cvmx_read_csr(CVMX_SRXX_COM_CTL(interface));
58762306a36Sopenharmony_ci		srxx_com_ctl.s.inf_en = 1;
58862306a36Sopenharmony_ci		srxx_com_ctl.s.st_en = 1;
58962306a36Sopenharmony_ci		cvmx_write_csr(CVMX_SRXX_COM_CTL(interface), srxx_com_ctl.u64);
59062306a36Sopenharmony_ci	}
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_ci	if (mode & CVMX_SPI_MODE_TX_HALFPLEX) {
59362306a36Sopenharmony_ci		/* STX0 has achieved sync */
59462306a36Sopenharmony_ci		/* The corespondant board should be sending calendar data */
59562306a36Sopenharmony_ci		/* Enable the STX0 STAT receiver. */
59662306a36Sopenharmony_ci		union cvmx_spxx_clk_stat stat;
59762306a36Sopenharmony_ci		uint64_t timeout_time;
59862306a36Sopenharmony_ci		union cvmx_stxx_com_ctl stxx_com_ctl;
59962306a36Sopenharmony_ci		stxx_com_ctl.u64 = 0;
60062306a36Sopenharmony_ci		stxx_com_ctl.s.st_en = 1;
60162306a36Sopenharmony_ci		cvmx_write_csr(CVMX_STXX_COM_CTL(interface), stxx_com_ctl.u64);
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_ci		/* Waiting for calendar sync on STX0 STAT */
60462306a36Sopenharmony_ci		cvmx_dprintf("SPI%d: Waiting to sync on STX[%d] STAT\n",
60562306a36Sopenharmony_ci			     interface, interface);
60662306a36Sopenharmony_ci		timeout_time = cvmx_get_cycle() + 1000ull * MS * timeout;
60762306a36Sopenharmony_ci		/* SPX0_CLK_STAT - SPX0_CLK_STAT[STXCAL] should be 1 (bit10) */
60862306a36Sopenharmony_ci		do {
60962306a36Sopenharmony_ci			stat.u64 = cvmx_read_csr(CVMX_SPXX_CLK_STAT(interface));
61062306a36Sopenharmony_ci			if (cvmx_get_cycle() > timeout_time) {
61162306a36Sopenharmony_ci				cvmx_dprintf("SPI%d: Timeout\n", interface);
61262306a36Sopenharmony_ci				return -1;
61362306a36Sopenharmony_ci			}
61462306a36Sopenharmony_ci		} while (stat.s.stxcal == 0);
61562306a36Sopenharmony_ci	}
61662306a36Sopenharmony_ci
61762306a36Sopenharmony_ci	return 0;
61862306a36Sopenharmony_ci}
61962306a36Sopenharmony_ci
62062306a36Sopenharmony_ci/*
62162306a36Sopenharmony_ci * Callback to handle interface up
62262306a36Sopenharmony_ci *
62362306a36Sopenharmony_ci * @interface: The identifier of the packet interface to configure and
62462306a36Sopenharmony_ci *		    use as a SPI interface.
62562306a36Sopenharmony_ci * @mode:      The operating mode for the SPI interface. The interface
62662306a36Sopenharmony_ci *		    can operate as a full duplex (both Tx and Rx data paths
62762306a36Sopenharmony_ci *		    active) or as a halfplex (either the Tx data path is
62862306a36Sopenharmony_ci *		    active or the Rx data path is active, but not both).
62962306a36Sopenharmony_ci *
63062306a36Sopenharmony_ci * Returns Zero on success, non-zero error code on failure (will cause
63162306a36Sopenharmony_ci * SPI initialization to abort)
63262306a36Sopenharmony_ci */
63362306a36Sopenharmony_ciint cvmx_spi_interface_up_cb(int interface, cvmx_spi_mode_t mode)
63462306a36Sopenharmony_ci{
63562306a36Sopenharmony_ci	union cvmx_gmxx_rxx_frm_min gmxx_rxx_frm_min;
63662306a36Sopenharmony_ci	union cvmx_gmxx_rxx_frm_max gmxx_rxx_frm_max;
63762306a36Sopenharmony_ci	union cvmx_gmxx_rxx_jabber gmxx_rxx_jabber;
63862306a36Sopenharmony_ci
63962306a36Sopenharmony_ci	if (mode & CVMX_SPI_MODE_RX_HALFPLEX) {
64062306a36Sopenharmony_ci		union cvmx_srxx_com_ctl srxx_com_ctl;
64162306a36Sopenharmony_ci		srxx_com_ctl.u64 = cvmx_read_csr(CVMX_SRXX_COM_CTL(interface));
64262306a36Sopenharmony_ci		srxx_com_ctl.s.inf_en = 1;
64362306a36Sopenharmony_ci		cvmx_write_csr(CVMX_SRXX_COM_CTL(interface), srxx_com_ctl.u64);
64462306a36Sopenharmony_ci		cvmx_dprintf("SPI%d: Rx is now up\n", interface);
64562306a36Sopenharmony_ci	}
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_ci	if (mode & CVMX_SPI_MODE_TX_HALFPLEX) {
64862306a36Sopenharmony_ci		union cvmx_stxx_com_ctl stxx_com_ctl;
64962306a36Sopenharmony_ci		stxx_com_ctl.u64 = cvmx_read_csr(CVMX_STXX_COM_CTL(interface));
65062306a36Sopenharmony_ci		stxx_com_ctl.s.inf_en = 1;
65162306a36Sopenharmony_ci		cvmx_write_csr(CVMX_STXX_COM_CTL(interface), stxx_com_ctl.u64);
65262306a36Sopenharmony_ci		cvmx_dprintf("SPI%d: Tx is now up\n", interface);
65362306a36Sopenharmony_ci	}
65462306a36Sopenharmony_ci
65562306a36Sopenharmony_ci	gmxx_rxx_frm_min.u64 = 0;
65662306a36Sopenharmony_ci	gmxx_rxx_frm_min.s.len = 64;
65762306a36Sopenharmony_ci	cvmx_write_csr(CVMX_GMXX_RXX_FRM_MIN(0, interface),
65862306a36Sopenharmony_ci		       gmxx_rxx_frm_min.u64);
65962306a36Sopenharmony_ci	gmxx_rxx_frm_max.u64 = 0;
66062306a36Sopenharmony_ci	gmxx_rxx_frm_max.s.len = 64 * 1024 - 4;
66162306a36Sopenharmony_ci	cvmx_write_csr(CVMX_GMXX_RXX_FRM_MAX(0, interface),
66262306a36Sopenharmony_ci		       gmxx_rxx_frm_max.u64);
66362306a36Sopenharmony_ci	gmxx_rxx_jabber.u64 = 0;
66462306a36Sopenharmony_ci	gmxx_rxx_jabber.s.cnt = 64 * 1024 - 4;
66562306a36Sopenharmony_ci	cvmx_write_csr(CVMX_GMXX_RXX_JABBER(0, interface), gmxx_rxx_jabber.u64);
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_ci	return 0;
66862306a36Sopenharmony_ci}
669