162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0 OR MIT)
262306a36Sopenharmony_ci/* Copyright (c) 2017 Microsemi Corporation */
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci/ {
562306a36Sopenharmony_ci	#address-cells = <1>;
662306a36Sopenharmony_ci	#size-cells = <1>;
762306a36Sopenharmony_ci	compatible = "mscc,ocelot";
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci	cpus {
1062306a36Sopenharmony_ci		#address-cells = <1>;
1162306a36Sopenharmony_ci		#size-cells = <0>;
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci		cpu@0 {
1462306a36Sopenharmony_ci			compatible = "mips,mips24KEc";
1562306a36Sopenharmony_ci			device_type = "cpu";
1662306a36Sopenharmony_ci			clocks = <&cpu_clk>;
1762306a36Sopenharmony_ci			reg = <0>;
1862306a36Sopenharmony_ci		};
1962306a36Sopenharmony_ci	};
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci	aliases {
2262306a36Sopenharmony_ci		serial0 = &uart0;
2362306a36Sopenharmony_ci	};
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci	cpuintc: interrupt-controller {
2662306a36Sopenharmony_ci		#address-cells = <0>;
2762306a36Sopenharmony_ci		#interrupt-cells = <1>;
2862306a36Sopenharmony_ci		interrupt-controller;
2962306a36Sopenharmony_ci		compatible = "mti,cpu-interrupt-controller";
3062306a36Sopenharmony_ci	};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci	cpu_clk: cpu-clock {
3362306a36Sopenharmony_ci		compatible = "fixed-clock";
3462306a36Sopenharmony_ci		#clock-cells = <0>;
3562306a36Sopenharmony_ci		clock-frequency = <500000000>;
3662306a36Sopenharmony_ci	};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci	ahb_clk: ahb-clk {
3962306a36Sopenharmony_ci		compatible = "fixed-factor-clock";
4062306a36Sopenharmony_ci		#clock-cells = <0>;
4162306a36Sopenharmony_ci		clocks = <&cpu_clk>;
4262306a36Sopenharmony_ci		clock-div = <2>;
4362306a36Sopenharmony_ci		clock-mult = <1>;
4462306a36Sopenharmony_ci	};
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci	ahb@70000000 {
4762306a36Sopenharmony_ci		compatible = "simple-bus";
4862306a36Sopenharmony_ci		#address-cells = <1>;
4962306a36Sopenharmony_ci		#size-cells = <1>;
5062306a36Sopenharmony_ci		ranges = <0 0x70000000 0x2000000>;
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci		interrupt-parent = <&intc>;
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci		cpu_ctrl: syscon@0 {
5562306a36Sopenharmony_ci			compatible = "mscc,ocelot-cpu-syscon", "syscon";
5662306a36Sopenharmony_ci			reg = <0x0 0x2c>;
5762306a36Sopenharmony_ci		};
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci		intc: interrupt-controller@70 {
6062306a36Sopenharmony_ci			compatible = "mscc,ocelot-icpu-intr";
6162306a36Sopenharmony_ci			reg = <0x70 0x70>;
6262306a36Sopenharmony_ci			#interrupt-cells = <1>;
6362306a36Sopenharmony_ci			interrupt-controller;
6462306a36Sopenharmony_ci			interrupt-parent = <&cpuintc>;
6562306a36Sopenharmony_ci			interrupts = <2>;
6662306a36Sopenharmony_ci		};
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci		uart0: serial@100000 {
6962306a36Sopenharmony_ci			pinctrl-0 = <&uart_pins>;
7062306a36Sopenharmony_ci			pinctrl-names = "default";
7162306a36Sopenharmony_ci			compatible = "ns16550a";
7262306a36Sopenharmony_ci			reg = <0x100000 0x20>;
7362306a36Sopenharmony_ci			interrupts = <6>;
7462306a36Sopenharmony_ci			clocks = <&ahb_clk>;
7562306a36Sopenharmony_ci			reg-io-width = <4>;
7662306a36Sopenharmony_ci			reg-shift = <2>;
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci			status = "disabled";
7962306a36Sopenharmony_ci		};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci		i2c: i2c@100400 {
8262306a36Sopenharmony_ci			compatible = "mscc,ocelot-i2c", "snps,designware-i2c";
8362306a36Sopenharmony_ci			pinctrl-0 = <&i2c_pins>;
8462306a36Sopenharmony_ci			pinctrl-names = "default";
8562306a36Sopenharmony_ci			reg = <0x100400 0x100>, <0x198 0x8>;
8662306a36Sopenharmony_ci			#address-cells = <1>;
8762306a36Sopenharmony_ci			#size-cells = <0>;
8862306a36Sopenharmony_ci			interrupts = <8>;
8962306a36Sopenharmony_ci			clocks = <&ahb_clk>;
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci			status = "disabled";
9262306a36Sopenharmony_ci		};
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci		uart2: serial@100800 {
9562306a36Sopenharmony_ci			pinctrl-0 = <&uart2_pins>;
9662306a36Sopenharmony_ci			pinctrl-names = "default";
9762306a36Sopenharmony_ci			compatible = "ns16550a";
9862306a36Sopenharmony_ci			reg = <0x100800 0x20>;
9962306a36Sopenharmony_ci			interrupts = <7>;
10062306a36Sopenharmony_ci			clocks = <&ahb_clk>;
10162306a36Sopenharmony_ci			reg-io-width = <4>;
10262306a36Sopenharmony_ci			reg-shift = <2>;
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci			status = "disabled";
10562306a36Sopenharmony_ci		};
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci		spi: spi@101000 {
10862306a36Sopenharmony_ci			compatible = "mscc,ocelot-spi", "snps,dw-apb-ssi";
10962306a36Sopenharmony_ci			#address-cells = <1>;
11062306a36Sopenharmony_ci			#size-cells = <0>;
11162306a36Sopenharmony_ci			reg = <0x101000 0x100>, <0x3c 0x18>;
11262306a36Sopenharmony_ci			interrupts = <9>;
11362306a36Sopenharmony_ci			clocks = <&ahb_clk>;
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci			status = "disabled";
11662306a36Sopenharmony_ci		};
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci		switch@1010000 {
11962306a36Sopenharmony_ci			compatible = "mscc,vsc7514-switch";
12062306a36Sopenharmony_ci			reg = <0x1010000 0x10000>,
12162306a36Sopenharmony_ci			      <0x1030000 0x10000>,
12262306a36Sopenharmony_ci			      <0x1080000 0x100>,
12362306a36Sopenharmony_ci			      <0x10e0000 0x10000>,
12462306a36Sopenharmony_ci			      <0x11e0000 0x100>,
12562306a36Sopenharmony_ci			      <0x11f0000 0x100>,
12662306a36Sopenharmony_ci			      <0x1200000 0x100>,
12762306a36Sopenharmony_ci			      <0x1210000 0x100>,
12862306a36Sopenharmony_ci			      <0x1220000 0x100>,
12962306a36Sopenharmony_ci			      <0x1230000 0x100>,
13062306a36Sopenharmony_ci			      <0x1240000 0x100>,
13162306a36Sopenharmony_ci			      <0x1250000 0x100>,
13262306a36Sopenharmony_ci			      <0x1260000 0x100>,
13362306a36Sopenharmony_ci			      <0x1270000 0x100>,
13462306a36Sopenharmony_ci			      <0x1280000 0x100>,
13562306a36Sopenharmony_ci			      <0x1800000 0x80000>,
13662306a36Sopenharmony_ci			      <0x1880000 0x10000>,
13762306a36Sopenharmony_ci			      <0x1040000 0x10000>,
13862306a36Sopenharmony_ci			      <0x1050000 0x10000>,
13962306a36Sopenharmony_ci			      <0x1060000 0x10000>,
14062306a36Sopenharmony_ci			      <0x1a0 0x1c4>;
14162306a36Sopenharmony_ci			reg-names = "sys", "rew", "qs", "ptp", "port0", "port1",
14262306a36Sopenharmony_ci				    "port2", "port3", "port4", "port5", "port6",
14362306a36Sopenharmony_ci				    "port7", "port8", "port9", "port10", "qsys",
14462306a36Sopenharmony_ci				    "ana", "s0", "s1", "s2", "fdma";
14562306a36Sopenharmony_ci			interrupts = <18 21 22 16>;
14662306a36Sopenharmony_ci			interrupt-names = "ptp_rdy", "xtr", "inj", "fdma";
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci			ethernet-ports {
14962306a36Sopenharmony_ci				#address-cells = <1>;
15062306a36Sopenharmony_ci				#size-cells = <0>;
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci				port0: port@0 {
15362306a36Sopenharmony_ci					reg = <0>;
15462306a36Sopenharmony_ci					status = "disabled";
15562306a36Sopenharmony_ci				};
15662306a36Sopenharmony_ci				port1: port@1 {
15762306a36Sopenharmony_ci					reg = <1>;
15862306a36Sopenharmony_ci					status = "disabled";
15962306a36Sopenharmony_ci				};
16062306a36Sopenharmony_ci				port2: port@2 {
16162306a36Sopenharmony_ci					reg = <2>;
16262306a36Sopenharmony_ci					status = "disabled";
16362306a36Sopenharmony_ci				};
16462306a36Sopenharmony_ci				port3: port@3 {
16562306a36Sopenharmony_ci					reg = <3>;
16662306a36Sopenharmony_ci					status = "disabled";
16762306a36Sopenharmony_ci				};
16862306a36Sopenharmony_ci				port4: port@4 {
16962306a36Sopenharmony_ci					reg = <4>;
17062306a36Sopenharmony_ci					status = "disabled";
17162306a36Sopenharmony_ci				};
17262306a36Sopenharmony_ci				port5: port@5 {
17362306a36Sopenharmony_ci					reg = <5>;
17462306a36Sopenharmony_ci					status = "disabled";
17562306a36Sopenharmony_ci				};
17662306a36Sopenharmony_ci				port6: port@6 {
17762306a36Sopenharmony_ci					reg = <6>;
17862306a36Sopenharmony_ci					status = "disabled";
17962306a36Sopenharmony_ci				};
18062306a36Sopenharmony_ci				port7: port@7 {
18162306a36Sopenharmony_ci					reg = <7>;
18262306a36Sopenharmony_ci					status = "disabled";
18362306a36Sopenharmony_ci				};
18462306a36Sopenharmony_ci				port8: port@8 {
18562306a36Sopenharmony_ci					reg = <8>;
18662306a36Sopenharmony_ci					status = "disabled";
18762306a36Sopenharmony_ci				};
18862306a36Sopenharmony_ci				port9: port@9 {
18962306a36Sopenharmony_ci					reg = <9>;
19062306a36Sopenharmony_ci					status = "disabled";
19162306a36Sopenharmony_ci				};
19262306a36Sopenharmony_ci				port10: port@10 {
19362306a36Sopenharmony_ci					reg = <10>;
19462306a36Sopenharmony_ci					status = "disabled";
19562306a36Sopenharmony_ci				};
19662306a36Sopenharmony_ci			};
19762306a36Sopenharmony_ci		};
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci		reset@1070008 {
20062306a36Sopenharmony_ci			compatible = "mscc,ocelot-chip-reset";
20162306a36Sopenharmony_ci			reg = <0x1070008 0x4>;
20262306a36Sopenharmony_ci		};
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci		gpio: pinctrl@1070034 {
20562306a36Sopenharmony_ci			compatible = "mscc,ocelot-pinctrl";
20662306a36Sopenharmony_ci			reg = <0x1070034 0x68>;
20762306a36Sopenharmony_ci			gpio-controller;
20862306a36Sopenharmony_ci			#gpio-cells = <2>;
20962306a36Sopenharmony_ci			gpio-ranges = <&gpio 0 0 22>;
21062306a36Sopenharmony_ci			interrupt-controller;
21162306a36Sopenharmony_ci			interrupts = <13>;
21262306a36Sopenharmony_ci			#interrupt-cells = <2>;
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci			i2c_pins: i2c-pins {
21562306a36Sopenharmony_ci				pins = "GPIO_16", "GPIO_17";
21662306a36Sopenharmony_ci				function = "twi";
21762306a36Sopenharmony_ci			};
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci			uart_pins: uart-pins {
22062306a36Sopenharmony_ci				pins = "GPIO_6", "GPIO_7";
22162306a36Sopenharmony_ci				function = "uart";
22262306a36Sopenharmony_ci			};
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci			uart2_pins: uart2-pins {
22562306a36Sopenharmony_ci				pins = "GPIO_12", "GPIO_13";
22662306a36Sopenharmony_ci				function = "uart2";
22762306a36Sopenharmony_ci			};
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci			miim1_pins: miim1-pins {
23062306a36Sopenharmony_ci				pins = "GPIO_14", "GPIO_15";
23162306a36Sopenharmony_ci				function = "miim";
23262306a36Sopenharmony_ci			};
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci		};
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci		mdio0: mdio@107009c {
23762306a36Sopenharmony_ci			#address-cells = <1>;
23862306a36Sopenharmony_ci			#size-cells = <0>;
23962306a36Sopenharmony_ci			compatible = "mscc,ocelot-miim";
24062306a36Sopenharmony_ci			reg = <0x107009c 0x24>, <0x10700f0 0x8>;
24162306a36Sopenharmony_ci			interrupts = <14>;
24262306a36Sopenharmony_ci			status = "disabled";
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ci			phy0: ethernet-phy@0 {
24562306a36Sopenharmony_ci				reg = <0>;
24662306a36Sopenharmony_ci			};
24762306a36Sopenharmony_ci			phy1: ethernet-phy@1 {
24862306a36Sopenharmony_ci				reg = <1>;
24962306a36Sopenharmony_ci			};
25062306a36Sopenharmony_ci			phy2: ethernet-phy@2 {
25162306a36Sopenharmony_ci				reg = <2>;
25262306a36Sopenharmony_ci			};
25362306a36Sopenharmony_ci			phy3: ethernet-phy@3 {
25462306a36Sopenharmony_ci				reg = <3>;
25562306a36Sopenharmony_ci			};
25662306a36Sopenharmony_ci		};
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci		mdio1: mdio@10700c0 {
25962306a36Sopenharmony_ci			#address-cells = <1>;
26062306a36Sopenharmony_ci			#size-cells = <0>;
26162306a36Sopenharmony_ci			compatible = "mscc,ocelot-miim";
26262306a36Sopenharmony_ci			reg = <0x10700c0 0x24>;
26362306a36Sopenharmony_ci			interrupts = <15>;
26462306a36Sopenharmony_ci			pinctrl-names = "default";
26562306a36Sopenharmony_ci			pinctrl-0 = <&miim1_pins>;
26662306a36Sopenharmony_ci			status = "disabled";
26762306a36Sopenharmony_ci		};
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci		hsio: syscon@10d0000 {
27062306a36Sopenharmony_ci			compatible = "mscc,ocelot-hsio", "syscon", "simple-mfd";
27162306a36Sopenharmony_ci			reg = <0x10d0000 0x10000>;
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci			serdes: serdes {
27462306a36Sopenharmony_ci				compatible = "mscc,vsc7514-serdes";
27562306a36Sopenharmony_ci				#phy-cells = <2>;
27662306a36Sopenharmony_ci			};
27762306a36Sopenharmony_ci		};
27862306a36Sopenharmony_ci	};
27962306a36Sopenharmony_ci};
280