162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Register definitions for AR2315+ 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * This file is subject to the terms and conditions of the GNU General Public 562306a36Sopenharmony_ci * License. See the file "COPYING" in the main directory of this archive 662306a36Sopenharmony_ci * for more details. 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Copyright (C) 2003 Atheros Communications, Inc., All Rights Reserved. 962306a36Sopenharmony_ci * Copyright (C) 2006 FON Technology, SL. 1062306a36Sopenharmony_ci * Copyright (C) 2006 Imre Kaloz <kaloz@openwrt.org> 1162306a36Sopenharmony_ci * Copyright (C) 2006-2008 Felix Fietkau <nbd@openwrt.org> 1262306a36Sopenharmony_ci */ 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#ifndef __ASM_MACH_ATH25_AR2315_REGS_H 1562306a36Sopenharmony_ci#define __ASM_MACH_ATH25_AR2315_REGS_H 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci/* 1862306a36Sopenharmony_ci * IRQs 1962306a36Sopenharmony_ci */ 2062306a36Sopenharmony_ci#define AR2315_IRQ_MISC (MIPS_CPU_IRQ_BASE + 2) /* C0_CAUSE: 0x0400 */ 2162306a36Sopenharmony_ci#define AR2315_IRQ_WLAN0 (MIPS_CPU_IRQ_BASE + 3) /* C0_CAUSE: 0x0800 */ 2262306a36Sopenharmony_ci#define AR2315_IRQ_ENET0 (MIPS_CPU_IRQ_BASE + 4) /* C0_CAUSE: 0x1000 */ 2362306a36Sopenharmony_ci#define AR2315_IRQ_LCBUS_PCI (MIPS_CPU_IRQ_BASE + 5) /* C0_CAUSE: 0x2000 */ 2462306a36Sopenharmony_ci#define AR2315_IRQ_WLAN0_POLL (MIPS_CPU_IRQ_BASE + 6) /* C0_CAUSE: 0x4000 */ 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci/* 2762306a36Sopenharmony_ci * Miscellaneous interrupts, which share IP2. 2862306a36Sopenharmony_ci */ 2962306a36Sopenharmony_ci#define AR2315_MISC_IRQ_UART0 0 3062306a36Sopenharmony_ci#define AR2315_MISC_IRQ_I2C_RSVD 1 3162306a36Sopenharmony_ci#define AR2315_MISC_IRQ_SPI 2 3262306a36Sopenharmony_ci#define AR2315_MISC_IRQ_AHB 3 3362306a36Sopenharmony_ci#define AR2315_MISC_IRQ_APB 4 3462306a36Sopenharmony_ci#define AR2315_MISC_IRQ_TIMER 5 3562306a36Sopenharmony_ci#define AR2315_MISC_IRQ_GPIO 6 3662306a36Sopenharmony_ci#define AR2315_MISC_IRQ_WATCHDOG 7 3762306a36Sopenharmony_ci#define AR2315_MISC_IRQ_IR_RSVD 8 3862306a36Sopenharmony_ci#define AR2315_MISC_IRQ_COUNT 9 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci/* 4162306a36Sopenharmony_ci * Address map 4262306a36Sopenharmony_ci */ 4362306a36Sopenharmony_ci#define AR2315_SPI_READ_BASE 0x08000000 /* SPI flash */ 4462306a36Sopenharmony_ci#define AR2315_SPI_READ_SIZE 0x01000000 4562306a36Sopenharmony_ci#define AR2315_WLAN0_BASE 0x10000000 /* Wireless MMR */ 4662306a36Sopenharmony_ci#define AR2315_PCI_BASE 0x10100000 /* PCI MMR */ 4762306a36Sopenharmony_ci#define AR2315_PCI_SIZE 0x00001000 4862306a36Sopenharmony_ci#define AR2315_SDRAMCTL_BASE 0x10300000 /* SDRAM MMR */ 4962306a36Sopenharmony_ci#define AR2315_SDRAMCTL_SIZE 0x00000020 5062306a36Sopenharmony_ci#define AR2315_LOCAL_BASE 0x10400000 /* Local bus MMR */ 5162306a36Sopenharmony_ci#define AR2315_ENET0_BASE 0x10500000 /* Ethernet MMR */ 5262306a36Sopenharmony_ci#define AR2315_RST_BASE 0x11000000 /* Reset control MMR */ 5362306a36Sopenharmony_ci#define AR2315_RST_SIZE 0x00000100 5462306a36Sopenharmony_ci#define AR2315_UART0_BASE 0x11100000 /* UART MMR */ 5562306a36Sopenharmony_ci#define AR2315_SPI_MMR_BASE 0x11300000 /* SPI flash MMR */ 5662306a36Sopenharmony_ci#define AR2315_SPI_MMR_SIZE 0x00000010 5762306a36Sopenharmony_ci#define AR2315_PCI_EXT_BASE 0x80000000 /* PCI external */ 5862306a36Sopenharmony_ci#define AR2315_PCI_EXT_SIZE 0x40000000 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci/* 6162306a36Sopenharmony_ci * Configuration registers 6262306a36Sopenharmony_ci */ 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci/* Cold reset register */ 6562306a36Sopenharmony_ci#define AR2315_COLD_RESET 0x0000 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci#define AR2315_RESET_COLD_AHB 0x00000001 6862306a36Sopenharmony_ci#define AR2315_RESET_COLD_APB 0x00000002 6962306a36Sopenharmony_ci#define AR2315_RESET_COLD_CPU 0x00000004 7062306a36Sopenharmony_ci#define AR2315_RESET_COLD_CPUWARM 0x00000008 7162306a36Sopenharmony_ci#define AR2315_RESET_SYSTEM (RESET_COLD_CPU |\ 7262306a36Sopenharmony_ci RESET_COLD_APB |\ 7362306a36Sopenharmony_ci RESET_COLD_AHB) /* full system */ 7462306a36Sopenharmony_ci#define AR2317_RESET_SYSTEM 0x00000010 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci/* Reset register */ 7762306a36Sopenharmony_ci#define AR2315_RESET 0x0004 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci#define AR2315_RESET_WARM_WLAN0_MAC 0x00000001 /* warm reset WLAN0 MAC */ 8062306a36Sopenharmony_ci#define AR2315_RESET_WARM_WLAN0_BB 0x00000002 /* warm reset WLAN0 BB */ 8162306a36Sopenharmony_ci#define AR2315_RESET_MPEGTS_RSVD 0x00000004 /* warm reset MPEG-TS */ 8262306a36Sopenharmony_ci#define AR2315_RESET_PCIDMA 0x00000008 /* warm reset PCI ahb/dma */ 8362306a36Sopenharmony_ci#define AR2315_RESET_MEMCTL 0x00000010 /* warm reset mem control */ 8462306a36Sopenharmony_ci#define AR2315_RESET_LOCAL 0x00000020 /* warm reset local bus */ 8562306a36Sopenharmony_ci#define AR2315_RESET_I2C_RSVD 0x00000040 /* warm reset I2C bus */ 8662306a36Sopenharmony_ci#define AR2315_RESET_SPI 0x00000080 /* warm reset SPI iface */ 8762306a36Sopenharmony_ci#define AR2315_RESET_UART0 0x00000100 /* warm reset UART0 */ 8862306a36Sopenharmony_ci#define AR2315_RESET_IR_RSVD 0x00000200 /* warm reset IR iface */ 8962306a36Sopenharmony_ci#define AR2315_RESET_EPHY0 0x00000400 /* cold reset ENET0 phy */ 9062306a36Sopenharmony_ci#define AR2315_RESET_ENET0 0x00000800 /* cold reset ENET0 MAC */ 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci/* AHB master arbitration control */ 9362306a36Sopenharmony_ci#define AR2315_AHB_ARB_CTL 0x0008 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci#define AR2315_ARB_CPU 0x00000001 /* CPU, default */ 9662306a36Sopenharmony_ci#define AR2315_ARB_WLAN 0x00000002 /* WLAN */ 9762306a36Sopenharmony_ci#define AR2315_ARB_MPEGTS_RSVD 0x00000004 /* MPEG-TS */ 9862306a36Sopenharmony_ci#define AR2315_ARB_LOCAL 0x00000008 /* Local bus */ 9962306a36Sopenharmony_ci#define AR2315_ARB_PCI 0x00000010 /* PCI bus */ 10062306a36Sopenharmony_ci#define AR2315_ARB_ETHERNET 0x00000020 /* Ethernet */ 10162306a36Sopenharmony_ci#define AR2315_ARB_RETRY 0x00000100 /* Retry policy (debug) */ 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci/* Config Register */ 10462306a36Sopenharmony_ci#define AR2315_ENDIAN_CTL 0x000c 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci#define AR2315_CONFIG_AHB 0x00000001 /* EC-AHB bridge endian */ 10762306a36Sopenharmony_ci#define AR2315_CONFIG_WLAN 0x00000002 /* WLAN byteswap */ 10862306a36Sopenharmony_ci#define AR2315_CONFIG_MPEGTS_RSVD 0x00000004 /* MPEG-TS byteswap */ 10962306a36Sopenharmony_ci#define AR2315_CONFIG_PCI 0x00000008 /* PCI byteswap */ 11062306a36Sopenharmony_ci#define AR2315_CONFIG_MEMCTL 0x00000010 /* Mem controller endian */ 11162306a36Sopenharmony_ci#define AR2315_CONFIG_LOCAL 0x00000020 /* Local bus byteswap */ 11262306a36Sopenharmony_ci#define AR2315_CONFIG_ETHERNET 0x00000040 /* Ethernet byteswap */ 11362306a36Sopenharmony_ci#define AR2315_CONFIG_MERGE 0x00000200 /* CPU write buffer merge */ 11462306a36Sopenharmony_ci#define AR2315_CONFIG_CPU 0x00000400 /* CPU big endian */ 11562306a36Sopenharmony_ci#define AR2315_CONFIG_BIG 0x00000400 11662306a36Sopenharmony_ci#define AR2315_CONFIG_PCIAHB 0x00000800 11762306a36Sopenharmony_ci#define AR2315_CONFIG_PCIAHB_BRIDGE 0x00001000 11862306a36Sopenharmony_ci#define AR2315_CONFIG_SPI 0x00008000 /* SPI byteswap */ 11962306a36Sopenharmony_ci#define AR2315_CONFIG_CPU_DRAM 0x00010000 12062306a36Sopenharmony_ci#define AR2315_CONFIG_CPU_PCI 0x00020000 12162306a36Sopenharmony_ci#define AR2315_CONFIG_CPU_MMR 0x00040000 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci/* NMI control */ 12462306a36Sopenharmony_ci#define AR2315_NMI_CTL 0x0010 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci#define AR2315_NMI_EN 1 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci/* Revision Register - Initial value is 0x3010 (WMAC 3.0, AR231X 1.0). */ 12962306a36Sopenharmony_ci#define AR2315_SREV 0x0014 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci#define AR2315_REV_MAJ 0x000000f0 13262306a36Sopenharmony_ci#define AR2315_REV_MAJ_S 4 13362306a36Sopenharmony_ci#define AR2315_REV_MIN 0x0000000f 13462306a36Sopenharmony_ci#define AR2315_REV_MIN_S 0 13562306a36Sopenharmony_ci#define AR2315_REV_CHIP (AR2315_REV_MAJ | AR2315_REV_MIN) 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci/* Interface Enable */ 13862306a36Sopenharmony_ci#define AR2315_IF_CTL 0x0018 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci#define AR2315_IF_MASK 0x00000007 14162306a36Sopenharmony_ci#define AR2315_IF_DISABLED 0 /* Disable all */ 14262306a36Sopenharmony_ci#define AR2315_IF_PCI 1 /* PCI */ 14362306a36Sopenharmony_ci#define AR2315_IF_TS_LOCAL 2 /* Local bus */ 14462306a36Sopenharmony_ci#define AR2315_IF_ALL 3 /* Emulation only */ 14562306a36Sopenharmony_ci#define AR2315_IF_LOCAL_HOST 0x00000008 14662306a36Sopenharmony_ci#define AR2315_IF_PCI_HOST 0x00000010 14762306a36Sopenharmony_ci#define AR2315_IF_PCI_INTR 0x00000020 14862306a36Sopenharmony_ci#define AR2315_IF_PCI_CLK_MASK 0x00030000 14962306a36Sopenharmony_ci#define AR2315_IF_PCI_CLK_INPUT 0 15062306a36Sopenharmony_ci#define AR2315_IF_PCI_CLK_OUTPUT_LOW 1 15162306a36Sopenharmony_ci#define AR2315_IF_PCI_CLK_OUTPUT_CLK 2 15262306a36Sopenharmony_ci#define AR2315_IF_PCI_CLK_OUTPUT_HIGH 3 15362306a36Sopenharmony_ci#define AR2315_IF_PCI_CLK_SHIFT 16 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci/* APB Interrupt control */ 15662306a36Sopenharmony_ci#define AR2315_ISR 0x0020 15762306a36Sopenharmony_ci#define AR2315_IMR 0x0024 15862306a36Sopenharmony_ci#define AR2315_GISR 0x0028 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci#define AR2315_ISR_UART0 0x00000001 /* high speed UART */ 16162306a36Sopenharmony_ci#define AR2315_ISR_I2C_RSVD 0x00000002 /* I2C bus */ 16262306a36Sopenharmony_ci#define AR2315_ISR_SPI 0x00000004 /* SPI bus */ 16362306a36Sopenharmony_ci#define AR2315_ISR_AHB 0x00000008 /* AHB error */ 16462306a36Sopenharmony_ci#define AR2315_ISR_APB 0x00000010 /* APB error */ 16562306a36Sopenharmony_ci#define AR2315_ISR_TIMER 0x00000020 /* Timer */ 16662306a36Sopenharmony_ci#define AR2315_ISR_GPIO 0x00000040 /* GPIO */ 16762306a36Sopenharmony_ci#define AR2315_ISR_WD 0x00000080 /* Watchdog */ 16862306a36Sopenharmony_ci#define AR2315_ISR_IR_RSVD 0x00000100 /* IR */ 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci#define AR2315_GISR_MISC 0x00000001 /* Misc */ 17162306a36Sopenharmony_ci#define AR2315_GISR_WLAN0 0x00000002 /* WLAN0 */ 17262306a36Sopenharmony_ci#define AR2315_GISR_MPEGTS_RSVD 0x00000004 /* MPEG-TS */ 17362306a36Sopenharmony_ci#define AR2315_GISR_LOCALPCI 0x00000008 /* Local/PCI bus */ 17462306a36Sopenharmony_ci#define AR2315_GISR_WMACPOLL 0x00000010 17562306a36Sopenharmony_ci#define AR2315_GISR_TIMER 0x00000020 17662306a36Sopenharmony_ci#define AR2315_GISR_ETHERNET 0x00000040 /* Ethernet */ 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci/* Generic timer */ 17962306a36Sopenharmony_ci#define AR2315_TIMER 0x0030 18062306a36Sopenharmony_ci#define AR2315_RELOAD 0x0034 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci/* Watchdog timer */ 18362306a36Sopenharmony_ci#define AR2315_WDT_TIMER 0x0038 18462306a36Sopenharmony_ci#define AR2315_WDT_CTRL 0x003c 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci#define AR2315_WDT_CTRL_IGNORE 0x00000000 /* ignore expiration */ 18762306a36Sopenharmony_ci#define AR2315_WDT_CTRL_NMI 0x00000001 /* NMI on watchdog */ 18862306a36Sopenharmony_ci#define AR2315_WDT_CTRL_RESET 0x00000002 /* reset on watchdog */ 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci/* CPU Performance Counters */ 19162306a36Sopenharmony_ci#define AR2315_PERFCNT0 0x0048 19262306a36Sopenharmony_ci#define AR2315_PERFCNT1 0x004c 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci#define AR2315_PERF0_DATAHIT 0x00000001 /* Count Data Cache Hits */ 19562306a36Sopenharmony_ci#define AR2315_PERF0_DATAMISS 0x00000002 /* Count Data Cache Misses */ 19662306a36Sopenharmony_ci#define AR2315_PERF0_INSTHIT 0x00000004 /* Count Instruction Cache Hits */ 19762306a36Sopenharmony_ci#define AR2315_PERF0_INSTMISS 0x00000008 /* Count Instruction Cache Misses */ 19862306a36Sopenharmony_ci#define AR2315_PERF0_ACTIVE 0x00000010 /* Count Active Processor Cycles */ 19962306a36Sopenharmony_ci#define AR2315_PERF0_WBHIT 0x00000020 /* Count CPU Write Buffer Hits */ 20062306a36Sopenharmony_ci#define AR2315_PERF0_WBMISS 0x00000040 /* Count CPU Write Buffer Misses */ 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci#define AR2315_PERF1_EB_ARDY 0x00000001 /* Count EB_ARdy signal */ 20362306a36Sopenharmony_ci#define AR2315_PERF1_EB_AVALID 0x00000002 /* Count EB_AValid signal */ 20462306a36Sopenharmony_ci#define AR2315_PERF1_EB_WDRDY 0x00000004 /* Count EB_WDRdy signal */ 20562306a36Sopenharmony_ci#define AR2315_PERF1_EB_RDVAL 0x00000008 /* Count EB_RdVal signal */ 20662306a36Sopenharmony_ci#define AR2315_PERF1_VRADDR 0x00000010 /* Count valid read address cycles*/ 20762306a36Sopenharmony_ci#define AR2315_PERF1_VWADDR 0x00000020 /* Count valid write address cycl.*/ 20862306a36Sopenharmony_ci#define AR2315_PERF1_VWDATA 0x00000040 /* Count valid write data cycles */ 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci/* AHB Error Reporting */ 21162306a36Sopenharmony_ci#define AR2315_AHB_ERR0 0x0050 /* error */ 21262306a36Sopenharmony_ci#define AR2315_AHB_ERR1 0x0054 /* haddr */ 21362306a36Sopenharmony_ci#define AR2315_AHB_ERR2 0x0058 /* hwdata */ 21462306a36Sopenharmony_ci#define AR2315_AHB_ERR3 0x005c /* hrdata */ 21562306a36Sopenharmony_ci#define AR2315_AHB_ERR4 0x0060 /* status */ 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci#define AR2315_AHB_ERROR_DET 1 /* AHB Error has been detected, */ 21862306a36Sopenharmony_ci /* write 1 to clear all bits in ERR0 */ 21962306a36Sopenharmony_ci#define AR2315_AHB_ERROR_OVR 2 /* AHB Error overflow has been detected */ 22062306a36Sopenharmony_ci#define AR2315_AHB_ERROR_WDT 4 /* AHB Error due to wdt instead of hresp */ 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci#define AR2315_PROCERR_HMAST 0x0000000f 22362306a36Sopenharmony_ci#define AR2315_PROCERR_HMAST_DFLT 0 22462306a36Sopenharmony_ci#define AR2315_PROCERR_HMAST_WMAC 1 22562306a36Sopenharmony_ci#define AR2315_PROCERR_HMAST_ENET 2 22662306a36Sopenharmony_ci#define AR2315_PROCERR_HMAST_PCIENDPT 3 22762306a36Sopenharmony_ci#define AR2315_PROCERR_HMAST_LOCAL 4 22862306a36Sopenharmony_ci#define AR2315_PROCERR_HMAST_CPU 5 22962306a36Sopenharmony_ci#define AR2315_PROCERR_HMAST_PCITGT 6 23062306a36Sopenharmony_ci#define AR2315_PROCERR_HMAST_S 0 23162306a36Sopenharmony_ci#define AR2315_PROCERR_HWRITE 0x00000010 23262306a36Sopenharmony_ci#define AR2315_PROCERR_HSIZE 0x00000060 23362306a36Sopenharmony_ci#define AR2315_PROCERR_HSIZE_S 5 23462306a36Sopenharmony_ci#define AR2315_PROCERR_HTRANS 0x00000180 23562306a36Sopenharmony_ci#define AR2315_PROCERR_HTRANS_S 7 23662306a36Sopenharmony_ci#define AR2315_PROCERR_HBURST 0x00000e00 23762306a36Sopenharmony_ci#define AR2315_PROCERR_HBURST_S 9 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci/* Clock Control */ 24062306a36Sopenharmony_ci#define AR2315_PLLC_CTL 0x0064 24162306a36Sopenharmony_ci#define AR2315_PLLV_CTL 0x0068 24262306a36Sopenharmony_ci#define AR2315_CPUCLK 0x006c 24362306a36Sopenharmony_ci#define AR2315_AMBACLK 0x0070 24462306a36Sopenharmony_ci#define AR2315_SYNCCLK 0x0074 24562306a36Sopenharmony_ci#define AR2315_DSL_SLEEP_CTL 0x0080 24662306a36Sopenharmony_ci#define AR2315_DSL_SLEEP_DUR 0x0084 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci/* PLLc Control fields */ 24962306a36Sopenharmony_ci#define AR2315_PLLC_REF_DIV_M 0x00000003 25062306a36Sopenharmony_ci#define AR2315_PLLC_REF_DIV_S 0 25162306a36Sopenharmony_ci#define AR2315_PLLC_FDBACK_DIV_M 0x0000007c 25262306a36Sopenharmony_ci#define AR2315_PLLC_FDBACK_DIV_S 2 25362306a36Sopenharmony_ci#define AR2315_PLLC_ADD_FDBACK_DIV_M 0x00000080 25462306a36Sopenharmony_ci#define AR2315_PLLC_ADD_FDBACK_DIV_S 7 25562306a36Sopenharmony_ci#define AR2315_PLLC_CLKC_DIV_M 0x0001c000 25662306a36Sopenharmony_ci#define AR2315_PLLC_CLKC_DIV_S 14 25762306a36Sopenharmony_ci#define AR2315_PLLC_CLKM_DIV_M 0x00700000 25862306a36Sopenharmony_ci#define AR2315_PLLC_CLKM_DIV_S 20 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci/* CPU CLK Control fields */ 26162306a36Sopenharmony_ci#define AR2315_CPUCLK_CLK_SEL_M 0x00000003 26262306a36Sopenharmony_ci#define AR2315_CPUCLK_CLK_SEL_S 0 26362306a36Sopenharmony_ci#define AR2315_CPUCLK_CLK_DIV_M 0x0000000c 26462306a36Sopenharmony_ci#define AR2315_CPUCLK_CLK_DIV_S 2 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci/* AMBA CLK Control fields */ 26762306a36Sopenharmony_ci#define AR2315_AMBACLK_CLK_SEL_M 0x00000003 26862306a36Sopenharmony_ci#define AR2315_AMBACLK_CLK_SEL_S 0 26962306a36Sopenharmony_ci#define AR2315_AMBACLK_CLK_DIV_M 0x0000000c 27062306a36Sopenharmony_ci#define AR2315_AMBACLK_CLK_DIV_S 2 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci/* PCI Clock Control */ 27362306a36Sopenharmony_ci#define AR2315_PCICLK 0x00a4 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci#define AR2315_PCICLK_INPUT_M 0x00000003 27662306a36Sopenharmony_ci#define AR2315_PCICLK_INPUT_S 0 27762306a36Sopenharmony_ci#define AR2315_PCICLK_PLLC_CLKM 0 27862306a36Sopenharmony_ci#define AR2315_PCICLK_PLLC_CLKM1 1 27962306a36Sopenharmony_ci#define AR2315_PCICLK_PLLC_CLKC 2 28062306a36Sopenharmony_ci#define AR2315_PCICLK_REF_CLK 3 28162306a36Sopenharmony_ci#define AR2315_PCICLK_DIV_M 0x0000000c 28262306a36Sopenharmony_ci#define AR2315_PCICLK_DIV_S 2 28362306a36Sopenharmony_ci#define AR2315_PCICLK_IN_FREQ 0 28462306a36Sopenharmony_ci#define AR2315_PCICLK_IN_FREQ_DIV_6 1 28562306a36Sopenharmony_ci#define AR2315_PCICLK_IN_FREQ_DIV_8 2 28662306a36Sopenharmony_ci#define AR2315_PCICLK_IN_FREQ_DIV_10 3 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci/* Observation Control Register */ 28962306a36Sopenharmony_ci#define AR2315_OCR 0x00b0 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci#define AR2315_OCR_GPIO0_IRIN 0x00000040 29262306a36Sopenharmony_ci#define AR2315_OCR_GPIO1_IROUT 0x00000080 29362306a36Sopenharmony_ci#define AR2315_OCR_GPIO3_RXCLR 0x00000200 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci/* General Clock Control */ 29662306a36Sopenharmony_ci#define AR2315_MISCCLK 0x00b4 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci#define AR2315_MISCCLK_PLLBYPASS_EN 0x00000001 29962306a36Sopenharmony_ci#define AR2315_MISCCLK_PROCREFCLK 0x00000002 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci/* 30262306a36Sopenharmony_ci * SDRAM Controller 30362306a36Sopenharmony_ci * - No read or write buffers are included. 30462306a36Sopenharmony_ci */ 30562306a36Sopenharmony_ci#define AR2315_MEM_CFG 0x0000 30662306a36Sopenharmony_ci#define AR2315_MEM_CTRL 0x000c 30762306a36Sopenharmony_ci#define AR2315_MEM_REF 0x0010 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci#define AR2315_MEM_CFG_DATA_WIDTH_M 0x00006000 31062306a36Sopenharmony_ci#define AR2315_MEM_CFG_DATA_WIDTH_S 13 31162306a36Sopenharmony_ci#define AR2315_MEM_CFG_COL_WIDTH_M 0x00001e00 31262306a36Sopenharmony_ci#define AR2315_MEM_CFG_COL_WIDTH_S 9 31362306a36Sopenharmony_ci#define AR2315_MEM_CFG_ROW_WIDTH_M 0x000001e0 31462306a36Sopenharmony_ci#define AR2315_MEM_CFG_ROW_WIDTH_S 5 31562306a36Sopenharmony_ci#define AR2315_MEM_CFG_BANKADDR_BITS_M 0x00000018 31662306a36Sopenharmony_ci#define AR2315_MEM_CFG_BANKADDR_BITS_S 3 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci/* 31962306a36Sopenharmony_ci * Local Bus Interface Registers 32062306a36Sopenharmony_ci */ 32162306a36Sopenharmony_ci#define AR2315_LB_CONFIG 0x0000 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci#define AR2315_LBCONF_OE 0x00000001 /* =1 OE is low-true */ 32462306a36Sopenharmony_ci#define AR2315_LBCONF_CS0 0x00000002 /* =1 first CS is low-true */ 32562306a36Sopenharmony_ci#define AR2315_LBCONF_CS1 0x00000004 /* =1 2nd CS is low-true */ 32662306a36Sopenharmony_ci#define AR2315_LBCONF_RDY 0x00000008 /* =1 RDY is low-true */ 32762306a36Sopenharmony_ci#define AR2315_LBCONF_WE 0x00000010 /* =1 Write En is low-true */ 32862306a36Sopenharmony_ci#define AR2315_LBCONF_WAIT 0x00000020 /* =1 WAIT is low-true */ 32962306a36Sopenharmony_ci#define AR2315_LBCONF_ADS 0x00000040 /* =1 Adr Strobe is low-true */ 33062306a36Sopenharmony_ci#define AR2315_LBCONF_MOT 0x00000080 /* =0 Intel, =1 Motorola */ 33162306a36Sopenharmony_ci#define AR2315_LBCONF_8CS 0x00000100 /* =1 8 bits CS, 0= 16bits */ 33262306a36Sopenharmony_ci#define AR2315_LBCONF_8DS 0x00000200 /* =1 8 bits Data S, 0=16bits */ 33362306a36Sopenharmony_ci#define AR2315_LBCONF_ADS_EN 0x00000400 /* =1 Enable ADS */ 33462306a36Sopenharmony_ci#define AR2315_LBCONF_ADR_OE 0x00000800 /* =1 Adr cap on OE, WE or DS */ 33562306a36Sopenharmony_ci#define AR2315_LBCONF_ADDT_MUX 0x00001000 /* =1 Adr and Data share bus */ 33662306a36Sopenharmony_ci#define AR2315_LBCONF_DATA_OE 0x00002000 /* =1 Data cap on OE, WE, DS */ 33762306a36Sopenharmony_ci#define AR2315_LBCONF_16DATA 0x00004000 /* =1 Data is 16 bits wide */ 33862306a36Sopenharmony_ci#define AR2315_LBCONF_SWAPDT 0x00008000 /* =1 Byte swap data */ 33962306a36Sopenharmony_ci#define AR2315_LBCONF_SYNC 0x00010000 /* =1 Bus synchronous to clk */ 34062306a36Sopenharmony_ci#define AR2315_LBCONF_INT 0x00020000 /* =1 Intr is low true */ 34162306a36Sopenharmony_ci#define AR2315_LBCONF_INT_CTR0 0x00000000 /* GND high-Z, Vdd is high-Z */ 34262306a36Sopenharmony_ci#define AR2315_LBCONF_INT_CTR1 0x00040000 /* GND drive, Vdd is high-Z */ 34362306a36Sopenharmony_ci#define AR2315_LBCONF_INT_CTR2 0x00080000 /* GND high-Z, Vdd drive */ 34462306a36Sopenharmony_ci#define AR2315_LBCONF_INT_CTR3 0x000c0000 /* GND drive, Vdd drive */ 34562306a36Sopenharmony_ci#define AR2315_LBCONF_RDY_WAIT 0x00100000 /* =1 RDY is negative of WAIT */ 34662306a36Sopenharmony_ci#define AR2315_LBCONF_INT_PULSE 0x00200000 /* =1 Interrupt is a pulse */ 34762306a36Sopenharmony_ci#define AR2315_LBCONF_ENABLE 0x00400000 /* =1 Falcon respond to LB */ 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_ci#define AR2315_LB_CLKSEL 0x0004 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci#define AR2315_LBCLK_EXT 0x00000001 /* use external clk for lb */ 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci#define AR2315_LB_1MS 0x0008 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_ci#define AR2315_LB1MS_MASK 0x0003ffff /* # of AHB clk cycles in 1ms */ 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci#define AR2315_LB_MISCCFG 0x000c 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci#define AR2315_LBM_TXD_EN 0x00000001 /* Enable TXD for fragments */ 36062306a36Sopenharmony_ci#define AR2315_LBM_RX_INTEN 0x00000002 /* Enable LB ints on RX ready */ 36162306a36Sopenharmony_ci#define AR2315_LBM_MBOXWR_INTEN 0x00000004 /* Enable LB ints on mbox wr */ 36262306a36Sopenharmony_ci#define AR2315_LBM_MBOXRD_INTEN 0x00000008 /* Enable LB ints on mbox rd */ 36362306a36Sopenharmony_ci#define AR2315_LMB_DESCSWAP_EN 0x00000010 /* Byte swap desc enable */ 36462306a36Sopenharmony_ci#define AR2315_LBM_TIMEOUT_M 0x00ffff80 36562306a36Sopenharmony_ci#define AR2315_LBM_TIMEOUT_S 7 36662306a36Sopenharmony_ci#define AR2315_LBM_PORTMUX 0x07000000 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci#define AR2315_LB_RXTSOFF 0x0010 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci#define AR2315_LB_TX_CHAIN_EN 0x0100 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci#define AR2315_LB_TXEN_0 0x00000001 37362306a36Sopenharmony_ci#define AR2315_LB_TXEN_1 0x00000002 37462306a36Sopenharmony_ci#define AR2315_LB_TXEN_2 0x00000004 37562306a36Sopenharmony_ci#define AR2315_LB_TXEN_3 0x00000008 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci#define AR2315_LB_TX_CHAIN_DIS 0x0104 37862306a36Sopenharmony_ci#define AR2315_LB_TX_DESC_PTR 0x0200 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci#define AR2315_LB_RX_CHAIN_EN 0x0400 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci#define AR2315_LB_RXEN 0x00000001 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_ci#define AR2315_LB_RX_CHAIN_DIS 0x0404 38562306a36Sopenharmony_ci#define AR2315_LB_RX_DESC_PTR 0x0408 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci#define AR2315_LB_INT_STATUS 0x0500 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci#define AR2315_LB_INT_TX_DESC 0x00000001 39062306a36Sopenharmony_ci#define AR2315_LB_INT_TX_OK 0x00000002 39162306a36Sopenharmony_ci#define AR2315_LB_INT_TX_ERR 0x00000004 39262306a36Sopenharmony_ci#define AR2315_LB_INT_TX_EOF 0x00000008 39362306a36Sopenharmony_ci#define AR2315_LB_INT_RX_DESC 0x00000010 39462306a36Sopenharmony_ci#define AR2315_LB_INT_RX_OK 0x00000020 39562306a36Sopenharmony_ci#define AR2315_LB_INT_RX_ERR 0x00000040 39662306a36Sopenharmony_ci#define AR2315_LB_INT_RX_EOF 0x00000080 39762306a36Sopenharmony_ci#define AR2315_LB_INT_TX_TRUNC 0x00000100 39862306a36Sopenharmony_ci#define AR2315_LB_INT_TX_STARVE 0x00000200 39962306a36Sopenharmony_ci#define AR2315_LB_INT_LB_TIMEOUT 0x00000400 40062306a36Sopenharmony_ci#define AR2315_LB_INT_LB_ERR 0x00000800 40162306a36Sopenharmony_ci#define AR2315_LB_INT_MBOX_WR 0x00001000 40262306a36Sopenharmony_ci#define AR2315_LB_INT_MBOX_RD 0x00002000 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci/* Bit definitions for INT MASK are the same as INT_STATUS */ 40562306a36Sopenharmony_ci#define AR2315_LB_INT_MASK 0x0504 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci#define AR2315_LB_INT_EN 0x0508 40862306a36Sopenharmony_ci#define AR2315_LB_MBOX 0x0600 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci#endif /* __ASM_MACH_ATH25_AR2315_REGS_H */ 411