162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2002 Embedded Edge, LLC 462306a36Sopenharmony_ci * Author: dan@embeddededge.com 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Sleep helper for Au1xxx sleep mode. 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <asm/asm.h> 1062306a36Sopenharmony_ci#include <asm/mipsregs.h> 1162306a36Sopenharmony_ci#include <asm/regdef.h> 1262306a36Sopenharmony_ci#include <asm/stackframe.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci .extern __flush_cache_all 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci .text 1762306a36Sopenharmony_ci .set noreorder 1862306a36Sopenharmony_ci .set noat 1962306a36Sopenharmony_ci .align 5 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci/* preparatory stuff */ 2362306a36Sopenharmony_ci.macro SETUP_SLEEP 2462306a36Sopenharmony_ci subu sp, PT_SIZE 2562306a36Sopenharmony_ci sw $1, PT_R1(sp) 2662306a36Sopenharmony_ci sw $2, PT_R2(sp) 2762306a36Sopenharmony_ci sw $3, PT_R3(sp) 2862306a36Sopenharmony_ci sw $4, PT_R4(sp) 2962306a36Sopenharmony_ci sw $5, PT_R5(sp) 3062306a36Sopenharmony_ci sw $6, PT_R6(sp) 3162306a36Sopenharmony_ci sw $7, PT_R7(sp) 3262306a36Sopenharmony_ci sw $16, PT_R16(sp) 3362306a36Sopenharmony_ci sw $17, PT_R17(sp) 3462306a36Sopenharmony_ci sw $18, PT_R18(sp) 3562306a36Sopenharmony_ci sw $19, PT_R19(sp) 3662306a36Sopenharmony_ci sw $20, PT_R20(sp) 3762306a36Sopenharmony_ci sw $21, PT_R21(sp) 3862306a36Sopenharmony_ci sw $22, PT_R22(sp) 3962306a36Sopenharmony_ci sw $23, PT_R23(sp) 4062306a36Sopenharmony_ci sw $26, PT_R26(sp) 4162306a36Sopenharmony_ci sw $27, PT_R27(sp) 4262306a36Sopenharmony_ci sw $28, PT_R28(sp) 4362306a36Sopenharmony_ci sw $30, PT_R30(sp) 4462306a36Sopenharmony_ci sw $31, PT_R31(sp) 4562306a36Sopenharmony_ci mfc0 k0, CP0_STATUS 4662306a36Sopenharmony_ci sw k0, 0x20(sp) 4762306a36Sopenharmony_ci mfc0 k0, CP0_CONTEXT 4862306a36Sopenharmony_ci sw k0, 0x1c(sp) 4962306a36Sopenharmony_ci mfc0 k0, CP0_PAGEMASK 5062306a36Sopenharmony_ci sw k0, 0x18(sp) 5162306a36Sopenharmony_ci mfc0 k0, CP0_CONFIG 5262306a36Sopenharmony_ci sw k0, 0x14(sp) 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci /* flush caches to make sure context is in memory */ 5562306a36Sopenharmony_ci la t1, __flush_cache_all 5662306a36Sopenharmony_ci lw t0, 0(t1) 5762306a36Sopenharmony_ci jalr t0 5862306a36Sopenharmony_ci nop 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci /* Now set up the scratch registers so the boot rom will 6162306a36Sopenharmony_ci * return to this point upon wakeup. 6262306a36Sopenharmony_ci * sys_scratch0 : SP 6362306a36Sopenharmony_ci * sys_scratch1 : RA 6462306a36Sopenharmony_ci */ 6562306a36Sopenharmony_ci lui t3, 0xb190 /* sys_xxx */ 6662306a36Sopenharmony_ci sw sp, 0x0018(t3) 6762306a36Sopenharmony_ci la k0, alchemy_sleep_wakeup /* resume path */ 6862306a36Sopenharmony_ci sw k0, 0x001c(t3) 6962306a36Sopenharmony_ci.endm 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci.macro DO_SLEEP 7262306a36Sopenharmony_ci /* put power supply and processor to sleep */ 7362306a36Sopenharmony_ci sw zero, 0x0078(t3) /* sys_slppwr */ 7462306a36Sopenharmony_ci sync 7562306a36Sopenharmony_ci sw zero, 0x007c(t3) /* sys_sleep */ 7662306a36Sopenharmony_ci sync 7762306a36Sopenharmony_ci nop 7862306a36Sopenharmony_ci nop 7962306a36Sopenharmony_ci nop 8062306a36Sopenharmony_ci nop 8162306a36Sopenharmony_ci nop 8262306a36Sopenharmony_ci nop 8362306a36Sopenharmony_ci nop 8462306a36Sopenharmony_ci nop 8562306a36Sopenharmony_ci.endm 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci/* sleep code for Au1000/Au1100/Au1500 memory controller type */ 8862306a36Sopenharmony_ciLEAF(alchemy_sleep_au1000) 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci SETUP_SLEEP 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci /* cache following instructions, as memory gets put to sleep */ 9362306a36Sopenharmony_ci la t0, 1f 9462306a36Sopenharmony_ci .set arch=r4000 9562306a36Sopenharmony_ci cache 0x14, 0(t0) 9662306a36Sopenharmony_ci cache 0x14, 32(t0) 9762306a36Sopenharmony_ci cache 0x14, 64(t0) 9862306a36Sopenharmony_ci cache 0x14, 96(t0) 9962306a36Sopenharmony_ci .set mips0 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci1: lui a0, 0xb400 /* mem_xxx */ 10262306a36Sopenharmony_ci sw zero, 0x001c(a0) /* Precharge */ 10362306a36Sopenharmony_ci sync 10462306a36Sopenharmony_ci sw zero, 0x0020(a0) /* Auto Refresh */ 10562306a36Sopenharmony_ci sync 10662306a36Sopenharmony_ci sw zero, 0x0030(a0) /* Sleep */ 10762306a36Sopenharmony_ci sync 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci DO_SLEEP 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ciEND(alchemy_sleep_au1000) 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci/* sleep code for Au1550/Au1200 memory controller type */ 11462306a36Sopenharmony_ciLEAF(alchemy_sleep_au1550) 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci SETUP_SLEEP 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci /* cache following instructions, as memory gets put to sleep */ 11962306a36Sopenharmony_ci la t0, 1f 12062306a36Sopenharmony_ci .set arch=r4000 12162306a36Sopenharmony_ci cache 0x14, 0(t0) 12262306a36Sopenharmony_ci cache 0x14, 32(t0) 12362306a36Sopenharmony_ci cache 0x14, 64(t0) 12462306a36Sopenharmony_ci cache 0x14, 96(t0) 12562306a36Sopenharmony_ci .set mips0 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci1: lui a0, 0xb400 /* mem_xxx */ 12862306a36Sopenharmony_ci sw zero, 0x08c0(a0) /* Precharge */ 12962306a36Sopenharmony_ci sync 13062306a36Sopenharmony_ci sw zero, 0x08d0(a0) /* Self Refresh */ 13162306a36Sopenharmony_ci sync 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci /* wait for sdram to enter self-refresh mode */ 13462306a36Sopenharmony_ci lui t0, 0x0100 13562306a36Sopenharmony_ci2: lw t1, 0x0850(a0) /* mem_sdstat */ 13662306a36Sopenharmony_ci and t2, t1, t0 13762306a36Sopenharmony_ci beq t2, zero, 2b 13862306a36Sopenharmony_ci nop 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci /* disable SDRAM clocks */ 14162306a36Sopenharmony_ci lui t0, 0xcfff 14262306a36Sopenharmony_ci ori t0, t0, 0xffff 14362306a36Sopenharmony_ci lw t1, 0x0840(a0) /* mem_sdconfiga */ 14462306a36Sopenharmony_ci and t1, t0, t1 /* clear CE[1:0] */ 14562306a36Sopenharmony_ci sw t1, 0x0840(a0) /* mem_sdconfiga */ 14662306a36Sopenharmony_ci sync 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci DO_SLEEP 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ciEND(alchemy_sleep_au1550) 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci/* sleepcode for Au1300 memory controller type */ 15362306a36Sopenharmony_ciLEAF(alchemy_sleep_au1300) 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci SETUP_SLEEP 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci /* cache following instructions, as memory gets put to sleep */ 15862306a36Sopenharmony_ci la t0, 2f 15962306a36Sopenharmony_ci la t1, 4f 16062306a36Sopenharmony_ci subu t2, t1, t0 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci .set arch=r4000 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci1: cache 0x14, 0(t0) 16562306a36Sopenharmony_ci subu t2, t2, 32 16662306a36Sopenharmony_ci bgez t2, 1b 16762306a36Sopenharmony_ci addu t0, t0, 32 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci .set mips0 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci2: lui a0, 0xb400 /* mem_xxx */ 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci /* disable all ports in mem_sdportcfga */ 17462306a36Sopenharmony_ci sw zero, 0x868(a0) /* mem_sdportcfga */ 17562306a36Sopenharmony_ci sync 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci /* disable ODT */ 17862306a36Sopenharmony_ci li t0, 0x03010000 17962306a36Sopenharmony_ci sw t0, 0x08d8(a0) /* mem_sdcmd0 */ 18062306a36Sopenharmony_ci sw t0, 0x08dc(a0) /* mem_sdcmd1 */ 18162306a36Sopenharmony_ci sync 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci /* precharge */ 18462306a36Sopenharmony_ci li t0, 0x23000400 18562306a36Sopenharmony_ci sw t0, 0x08dc(a0) /* mem_sdcmd1 */ 18662306a36Sopenharmony_ci sw t0, 0x08d8(a0) /* mem_sdcmd0 */ 18762306a36Sopenharmony_ci sync 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci /* auto refresh */ 19062306a36Sopenharmony_ci sw zero, 0x08c8(a0) /* mem_sdautoref */ 19162306a36Sopenharmony_ci sync 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci /* block access to the DDR */ 19462306a36Sopenharmony_ci lw t0, 0x0848(a0) /* mem_sdconfigb */ 19562306a36Sopenharmony_ci li t1, (1 << 7 | 0x3F) 19662306a36Sopenharmony_ci or t0, t0, t1 19762306a36Sopenharmony_ci sw t0, 0x0848(a0) /* mem_sdconfigb */ 19862306a36Sopenharmony_ci sync 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci /* issue the Self Refresh command */ 20162306a36Sopenharmony_ci li t0, 0x10000000 20262306a36Sopenharmony_ci sw t0, 0x08dc(a0) /* mem_sdcmd1 */ 20362306a36Sopenharmony_ci sw t0, 0x08d8(a0) /* mem_sdcmd0 */ 20462306a36Sopenharmony_ci sync 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci /* wait for sdram to enter self-refresh mode */ 20762306a36Sopenharmony_ci lui t0, 0x0300 20862306a36Sopenharmony_ci3: lw t1, 0x0850(a0) /* mem_sdstat */ 20962306a36Sopenharmony_ci and t2, t1, t0 21062306a36Sopenharmony_ci bne t2, t0, 3b 21162306a36Sopenharmony_ci nop 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci /* disable SDRAM clocks */ 21462306a36Sopenharmony_ci li t0, ~(3<<28) 21562306a36Sopenharmony_ci lw t1, 0x0840(a0) /* mem_sdconfiga */ 21662306a36Sopenharmony_ci and t1, t1, t0 /* clear CE[1:0] */ 21762306a36Sopenharmony_ci sw t1, 0x0840(a0) /* mem_sdconfiga */ 21862306a36Sopenharmony_ci sync 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci DO_SLEEP 22162306a36Sopenharmony_ci4: 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ciEND(alchemy_sleep_au1300) 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci /* This is where we return upon wakeup. 22762306a36Sopenharmony_ci * Reload all of the registers and return. 22862306a36Sopenharmony_ci */ 22962306a36Sopenharmony_ciLEAF(alchemy_sleep_wakeup) 23062306a36Sopenharmony_ci lw k0, 0x20(sp) 23162306a36Sopenharmony_ci mtc0 k0, CP0_STATUS 23262306a36Sopenharmony_ci lw k0, 0x1c(sp) 23362306a36Sopenharmony_ci mtc0 k0, CP0_CONTEXT 23462306a36Sopenharmony_ci lw k0, 0x18(sp) 23562306a36Sopenharmony_ci mtc0 k0, CP0_PAGEMASK 23662306a36Sopenharmony_ci lw k0, 0x14(sp) 23762306a36Sopenharmony_ci mtc0 k0, CP0_CONFIG 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci /* We need to catch the early Alchemy SOCs with 24062306a36Sopenharmony_ci * the write-only Config[OD] bit and set it back to one... 24162306a36Sopenharmony_ci */ 24262306a36Sopenharmony_ci jal au1x00_fixup_config_od 24362306a36Sopenharmony_ci nop 24462306a36Sopenharmony_ci lw $1, PT_R1(sp) 24562306a36Sopenharmony_ci lw $2, PT_R2(sp) 24662306a36Sopenharmony_ci lw $3, PT_R3(sp) 24762306a36Sopenharmony_ci lw $4, PT_R4(sp) 24862306a36Sopenharmony_ci lw $5, PT_R5(sp) 24962306a36Sopenharmony_ci lw $6, PT_R6(sp) 25062306a36Sopenharmony_ci lw $7, PT_R7(sp) 25162306a36Sopenharmony_ci lw $16, PT_R16(sp) 25262306a36Sopenharmony_ci lw $17, PT_R17(sp) 25362306a36Sopenharmony_ci lw $18, PT_R18(sp) 25462306a36Sopenharmony_ci lw $19, PT_R19(sp) 25562306a36Sopenharmony_ci lw $20, PT_R20(sp) 25662306a36Sopenharmony_ci lw $21, PT_R21(sp) 25762306a36Sopenharmony_ci lw $22, PT_R22(sp) 25862306a36Sopenharmony_ci lw $23, PT_R23(sp) 25962306a36Sopenharmony_ci lw $26, PT_R26(sp) 26062306a36Sopenharmony_ci lw $27, PT_R27(sp) 26162306a36Sopenharmony_ci lw $28, PT_R28(sp) 26262306a36Sopenharmony_ci lw $30, PT_R30(sp) 26362306a36Sopenharmony_ci lw $31, PT_R31(sp) 26462306a36Sopenharmony_ci jr ra 26562306a36Sopenharmony_ci addiu sp, PT_SIZE 26662306a36Sopenharmony_ciEND(alchemy_sleep_wakeup) 267