162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci *
362306a36Sopenharmony_ci * BRIEF MODULE DESCRIPTION
462306a36Sopenharmony_ci *      The Descriptor Based DMA channel manager that first appeared
562306a36Sopenharmony_ci *	on the Au1550.  I started with dma.c, but I think all that is
662306a36Sopenharmony_ci *	left is this initial comment :-)
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * Copyright 2004 Embedded Edge, LLC
962306a36Sopenharmony_ci *	dan@embeddededge.com
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci *  This program is free software; you can redistribute  it and/or modify it
1262306a36Sopenharmony_ci *  under  the terms of  the GNU General  Public License as published by the
1362306a36Sopenharmony_ci *  Free Software Foundation;  either version 2 of the  License, or (at your
1462306a36Sopenharmony_ci *  option) any later version.
1562306a36Sopenharmony_ci *
1662306a36Sopenharmony_ci *  THIS  SOFTWARE  IS PROVIDED   ``AS  IS'' AND   ANY  EXPRESS OR IMPLIED
1762306a36Sopenharmony_ci *  WARRANTIES,   INCLUDING, BUT NOT  LIMITED  TO, THE IMPLIED WARRANTIES OF
1862306a36Sopenharmony_ci *  MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN
1962306a36Sopenharmony_ci *  NO  EVENT  SHALL   THE AUTHOR  BE    LIABLE FOR ANY   DIRECT, INDIRECT,
2062306a36Sopenharmony_ci *  INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
2162306a36Sopenharmony_ci *  NOT LIMITED   TO, PROCUREMENT OF  SUBSTITUTE GOODS  OR SERVICES; LOSS OF
2262306a36Sopenharmony_ci *  USE, DATA,  OR PROFITS; OR  BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
2362306a36Sopenharmony_ci *  ANY THEORY OF LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT
2462306a36Sopenharmony_ci *  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
2562306a36Sopenharmony_ci *  THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
2662306a36Sopenharmony_ci *
2762306a36Sopenharmony_ci *  You should have received a copy of the  GNU General Public License along
2862306a36Sopenharmony_ci *  with this program; if not, write  to the Free Software Foundation, Inc.,
2962306a36Sopenharmony_ci *  675 Mass Ave, Cambridge, MA 02139, USA.
3062306a36Sopenharmony_ci *
3162306a36Sopenharmony_ci */
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci#include <linux/dma-map-ops.h> /* for dma_default_coherent */
3462306a36Sopenharmony_ci#include <linux/init.h>
3562306a36Sopenharmony_ci#include <linux/kernel.h>
3662306a36Sopenharmony_ci#include <linux/slab.h>
3762306a36Sopenharmony_ci#include <linux/spinlock.h>
3862306a36Sopenharmony_ci#include <linux/interrupt.h>
3962306a36Sopenharmony_ci#include <linux/export.h>
4062306a36Sopenharmony_ci#include <linux/syscore_ops.h>
4162306a36Sopenharmony_ci#include <asm/mach-au1x00/au1000.h>
4262306a36Sopenharmony_ci#include <asm/mach-au1x00/au1xxx_dbdma.h>
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci/*
4562306a36Sopenharmony_ci * The Descriptor Based DMA supports up to 16 channels.
4662306a36Sopenharmony_ci *
4762306a36Sopenharmony_ci * There are 32 devices defined. We keep an internal structure
4862306a36Sopenharmony_ci * of devices using these channels, along with additional
4962306a36Sopenharmony_ci * information.
5062306a36Sopenharmony_ci *
5162306a36Sopenharmony_ci * We allocate the descriptors and allow access to them through various
5262306a36Sopenharmony_ci * functions.  The drivers allocate the data buffers and assign them
5362306a36Sopenharmony_ci * to the descriptors.
5462306a36Sopenharmony_ci */
5562306a36Sopenharmony_cistatic DEFINE_SPINLOCK(au1xxx_dbdma_spin_lock);
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci/* I couldn't find a macro that did this... */
5862306a36Sopenharmony_ci#define ALIGN_ADDR(x, a)	((((u32)(x)) + (a-1)) & ~(a-1))
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistatic dbdma_global_t *dbdma_gptr =
6162306a36Sopenharmony_ci			(dbdma_global_t *)KSEG1ADDR(AU1550_DBDMA_CONF_PHYS_ADDR);
6262306a36Sopenharmony_cistatic int dbdma_initialized;
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_cistatic dbdev_tab_t *dbdev_tab;
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_cistatic dbdev_tab_t au1550_dbdev_tab[] __initdata = {
6762306a36Sopenharmony_ci	/* UARTS */
6862306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_UART0_TX, DEV_FLAGS_OUT, 0, 8, 0x11100004, 0, 0 },
6962306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_UART0_RX, DEV_FLAGS_IN,  0, 8, 0x11100000, 0, 0 },
7062306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_UART3_TX, DEV_FLAGS_OUT, 0, 8, 0x11400004, 0, 0 },
7162306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_UART3_RX, DEV_FLAGS_IN,  0, 8, 0x11400000, 0, 0 },
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci	/* EXT DMA */
7462306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_DMA_REQ0, 0, 0, 0, 0x00000000, 0, 0 },
7562306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_DMA_REQ1, 0, 0, 0, 0x00000000, 0, 0 },
7662306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_DMA_REQ2, 0, 0, 0, 0x00000000, 0, 0 },
7762306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_DMA_REQ3, 0, 0, 0, 0x00000000, 0, 0 },
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	/* USB DEV */
8062306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_USBDEV_RX0, DEV_FLAGS_IN,  4, 8, 0x10200000, 0, 0 },
8162306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_USBDEV_TX0, DEV_FLAGS_OUT, 4, 8, 0x10200004, 0, 0 },
8262306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_USBDEV_TX1, DEV_FLAGS_OUT, 4, 8, 0x10200008, 0, 0 },
8362306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_USBDEV_TX2, DEV_FLAGS_OUT, 4, 8, 0x1020000c, 0, 0 },
8462306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_USBDEV_RX3, DEV_FLAGS_IN,  4, 8, 0x10200010, 0, 0 },
8562306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_USBDEV_RX4, DEV_FLAGS_IN,  4, 8, 0x10200014, 0, 0 },
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	/* PSCs */
8862306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_PSC0_TX, DEV_FLAGS_OUT, 0, 0, 0x11a0001c, 0, 0 },
8962306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_PSC0_RX, DEV_FLAGS_IN,  0, 0, 0x11a0001c, 0, 0 },
9062306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_PSC1_TX, DEV_FLAGS_OUT, 0, 0, 0x11b0001c, 0, 0 },
9162306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_PSC1_RX, DEV_FLAGS_IN,  0, 0, 0x11b0001c, 0, 0 },
9262306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_PSC2_TX, DEV_FLAGS_OUT, 0, 0, 0x10a0001c, 0, 0 },
9362306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_PSC2_RX, DEV_FLAGS_IN,  0, 0, 0x10a0001c, 0, 0 },
9462306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_PSC3_TX, DEV_FLAGS_OUT, 0, 0, 0x10b0001c, 0, 0 },
9562306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_PSC3_RX, DEV_FLAGS_IN,  0, 0, 0x10b0001c, 0, 0 },
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_PCI_WRITE,  0, 0, 0, 0x00000000, 0, 0 },  /* PCI */
9862306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_NAND_FLASH, 0, 0, 0, 0x00000000, 0, 0 }, /* NAND */
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	/* MAC 0 */
10162306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_MAC0_RX, DEV_FLAGS_IN,  0, 0, 0x00000000, 0, 0 },
10262306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_MAC0_TX, DEV_FLAGS_OUT, 0, 0, 0x00000000, 0, 0 },
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	/* MAC 1 */
10562306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_MAC1_RX, DEV_FLAGS_IN,  0, 0, 0x00000000, 0, 0 },
10662306a36Sopenharmony_ci	{ AU1550_DSCR_CMD0_MAC1_TX, DEV_FLAGS_OUT, 0, 0, 0x00000000, 0, 0 },
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	{ DSCR_CMD0_THROTTLE, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
10962306a36Sopenharmony_ci	{ DSCR_CMD0_ALWAYS,   DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
11062306a36Sopenharmony_ci};
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_cistatic dbdev_tab_t au1200_dbdev_tab[] __initdata = {
11362306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_UART0_TX, DEV_FLAGS_OUT, 0, 8, 0x11100004, 0, 0 },
11462306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_UART0_RX, DEV_FLAGS_IN,  0, 8, 0x11100000, 0, 0 },
11562306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_UART1_TX, DEV_FLAGS_OUT, 0, 8, 0x11200004, 0, 0 },
11662306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_UART1_RX, DEV_FLAGS_IN,  0, 8, 0x11200000, 0, 0 },
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_DMA_REQ0, 0, 0, 0, 0x00000000, 0, 0 },
11962306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_DMA_REQ1, 0, 0, 0, 0x00000000, 0, 0 },
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_MAE_BE, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
12262306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_MAE_FE, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
12362306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_MAE_BOTH, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
12462306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_LCD, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_SDMS_TX0, DEV_FLAGS_OUT, 4, 8, 0x10600000, 0, 0 },
12762306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_SDMS_RX0, DEV_FLAGS_IN,  4, 8, 0x10600004, 0, 0 },
12862306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_SDMS_TX1, DEV_FLAGS_OUT, 4, 8, 0x10680000, 0, 0 },
12962306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_SDMS_RX1, DEV_FLAGS_IN,  4, 8, 0x10680004, 0, 0 },
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_AES_RX, DEV_FLAGS_IN , 4, 32, 0x10300008, 0, 0 },
13262306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_AES_TX, DEV_FLAGS_OUT, 4, 32, 0x10300004, 0, 0 },
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_PSC0_TX,   DEV_FLAGS_OUT, 0, 16, 0x11a0001c, 0, 0 },
13562306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_PSC0_RX,   DEV_FLAGS_IN,  0, 16, 0x11a0001c, 0, 0 },
13662306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_PSC0_SYNC, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
13762306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_PSC1_TX,   DEV_FLAGS_OUT, 0, 16, 0x11b0001c, 0, 0 },
13862306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_PSC1_RX,   DEV_FLAGS_IN,  0, 16, 0x11b0001c, 0, 0 },
13962306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_PSC1_SYNC, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_CIM_RXA,  DEV_FLAGS_IN, 0, 32, 0x14004020, 0, 0 },
14262306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_CIM_RXB,  DEV_FLAGS_IN, 0, 32, 0x14004040, 0, 0 },
14362306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_CIM_RXC,  DEV_FLAGS_IN, 0, 32, 0x14004060, 0, 0 },
14462306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_CIM_SYNC, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	{ AU1200_DSCR_CMD0_NAND_FLASH, DEV_FLAGS_IN, 0, 0, 0x00000000, 0, 0 },
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	{ DSCR_CMD0_THROTTLE, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
14962306a36Sopenharmony_ci	{ DSCR_CMD0_ALWAYS,   DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
15062306a36Sopenharmony_ci};
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_cistatic dbdev_tab_t au1300_dbdev_tab[] __initdata = {
15362306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_UART0_TX, DEV_FLAGS_OUT, 0, 8,  0x10100004, 0, 0 },
15462306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_UART0_RX, DEV_FLAGS_IN,  0, 8,  0x10100000, 0, 0 },
15562306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_UART1_TX, DEV_FLAGS_OUT, 0, 8,  0x10101004, 0, 0 },
15662306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_UART1_RX, DEV_FLAGS_IN,  0, 8,  0x10101000, 0, 0 },
15762306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_UART2_TX, DEV_FLAGS_OUT, 0, 8,  0x10102004, 0, 0 },
15862306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_UART2_RX, DEV_FLAGS_IN,  0, 8,  0x10102000, 0, 0 },
15962306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_UART3_TX, DEV_FLAGS_OUT, 0, 8,  0x10103004, 0, 0 },
16062306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_UART3_RX, DEV_FLAGS_IN,  0, 8,  0x10103000, 0, 0 },
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_SDMS_TX0, DEV_FLAGS_OUT, 4, 8,  0x10600000, 0, 0 },
16362306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_SDMS_RX0, DEV_FLAGS_IN,  4, 8,  0x10600004, 0, 0 },
16462306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_SDMS_TX1, DEV_FLAGS_OUT, 8, 8,  0x10601000, 0, 0 },
16562306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_SDMS_RX1, DEV_FLAGS_IN,  8, 8,  0x10601004, 0, 0 },
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_AES_RX, DEV_FLAGS_IN ,   4, 32, 0x10300008, 0, 0 },
16862306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_AES_TX, DEV_FLAGS_OUT,   4, 32, 0x10300004, 0, 0 },
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_PSC0_TX, DEV_FLAGS_OUT,  0, 16, 0x10a0001c, 0, 0 },
17162306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_PSC0_RX, DEV_FLAGS_IN,   0, 16, 0x10a0001c, 0, 0 },
17262306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_PSC1_TX, DEV_FLAGS_OUT,  0, 16, 0x10a0101c, 0, 0 },
17362306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_PSC1_RX, DEV_FLAGS_IN,   0, 16, 0x10a0101c, 0, 0 },
17462306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_PSC2_TX, DEV_FLAGS_OUT,  0, 16, 0x10a0201c, 0, 0 },
17562306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_PSC2_RX, DEV_FLAGS_IN,   0, 16, 0x10a0201c, 0, 0 },
17662306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_PSC3_TX, DEV_FLAGS_OUT,  0, 16, 0x10a0301c, 0, 0 },
17762306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_PSC3_RX, DEV_FLAGS_IN,   0, 16, 0x10a0301c, 0, 0 },
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_LCD, DEV_FLAGS_ANYUSE,   0, 0,  0x00000000, 0, 0 },
18062306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_NAND_FLASH, DEV_FLAGS_IN, 0, 0, 0x00000000, 0, 0 },
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_SDMS_TX2, DEV_FLAGS_OUT, 4, 8,  0x10602000, 0, 0 },
18362306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_SDMS_RX2, DEV_FLAGS_IN,  4, 8,  0x10602004, 0, 0 },
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_CIM_SYNC, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_UDMA, DEV_FLAGS_ANYUSE,  0, 32, 0x14001810, 0, 0 },
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_DMA_REQ0, 0, 0, 0, 0x00000000, 0, 0 },
19062306a36Sopenharmony_ci	{ AU1300_DSCR_CMD0_DMA_REQ1, 0, 0, 0, 0x00000000, 0, 0 },
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	{ DSCR_CMD0_THROTTLE, DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
19362306a36Sopenharmony_ci	{ DSCR_CMD0_ALWAYS,   DEV_FLAGS_ANYUSE, 0, 0, 0x00000000, 0, 0 },
19462306a36Sopenharmony_ci};
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci/* 32 predefined plus 32 custom */
19762306a36Sopenharmony_ci#define DBDEV_TAB_SIZE		64
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_cistatic chan_tab_t *chan_tab_ptr[NUM_DBDMA_CHANS];
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_cistatic dbdev_tab_t *find_dbdev_id(u32 id)
20262306a36Sopenharmony_ci{
20362306a36Sopenharmony_ci	int i;
20462306a36Sopenharmony_ci	dbdev_tab_t *p;
20562306a36Sopenharmony_ci	for (i = 0; i < DBDEV_TAB_SIZE; ++i) {
20662306a36Sopenharmony_ci		p = &dbdev_tab[i];
20762306a36Sopenharmony_ci		if (p->dev_id == id)
20862306a36Sopenharmony_ci			return p;
20962306a36Sopenharmony_ci	}
21062306a36Sopenharmony_ci	return NULL;
21162306a36Sopenharmony_ci}
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_civoid *au1xxx_ddma_get_nextptr_virt(au1x_ddma_desc_t *dp)
21462306a36Sopenharmony_ci{
21562306a36Sopenharmony_ci	return phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
21662306a36Sopenharmony_ci}
21762306a36Sopenharmony_ciEXPORT_SYMBOL(au1xxx_ddma_get_nextptr_virt);
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ciu32 au1xxx_ddma_add_device(dbdev_tab_t *dev)
22062306a36Sopenharmony_ci{
22162306a36Sopenharmony_ci	u32 ret = 0;
22262306a36Sopenharmony_ci	dbdev_tab_t *p;
22362306a36Sopenharmony_ci	static u16 new_id = 0x1000;
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	p = find_dbdev_id(~0);
22662306a36Sopenharmony_ci	if (NULL != p) {
22762306a36Sopenharmony_ci		memcpy(p, dev, sizeof(dbdev_tab_t));
22862306a36Sopenharmony_ci		p->dev_id = DSCR_DEV2CUSTOM_ID(new_id, dev->dev_id);
22962306a36Sopenharmony_ci		ret = p->dev_id;
23062306a36Sopenharmony_ci		new_id++;
23162306a36Sopenharmony_ci#if 0
23262306a36Sopenharmony_ci		printk(KERN_DEBUG "add_device: id:%x flags:%x padd:%x\n",
23362306a36Sopenharmony_ci				  p->dev_id, p->dev_flags, p->dev_physaddr);
23462306a36Sopenharmony_ci#endif
23562306a36Sopenharmony_ci	}
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	return ret;
23862306a36Sopenharmony_ci}
23962306a36Sopenharmony_ciEXPORT_SYMBOL(au1xxx_ddma_add_device);
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_civoid au1xxx_ddma_del_device(u32 devid)
24262306a36Sopenharmony_ci{
24362306a36Sopenharmony_ci	dbdev_tab_t *p = find_dbdev_id(devid);
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	if (p != NULL) {
24662306a36Sopenharmony_ci		memset(p, 0, sizeof(dbdev_tab_t));
24762306a36Sopenharmony_ci		p->dev_id = ~0;
24862306a36Sopenharmony_ci	}
24962306a36Sopenharmony_ci}
25062306a36Sopenharmony_ciEXPORT_SYMBOL(au1xxx_ddma_del_device);
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci/* Allocate a channel and return a non-zero descriptor if successful. */
25362306a36Sopenharmony_ciu32 au1xxx_dbdma_chan_alloc(u32 srcid, u32 destid,
25462306a36Sopenharmony_ci       void (*callback)(int, void *), void *callparam)
25562306a36Sopenharmony_ci{
25662306a36Sopenharmony_ci	unsigned long	flags;
25762306a36Sopenharmony_ci	u32		used, chan;
25862306a36Sopenharmony_ci	u32		dcp;
25962306a36Sopenharmony_ci	int		i;
26062306a36Sopenharmony_ci	dbdev_tab_t	*stp, *dtp;
26162306a36Sopenharmony_ci	chan_tab_t	*ctp;
26262306a36Sopenharmony_ci	au1x_dma_chan_t *cp;
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	/*
26562306a36Sopenharmony_ci	 * We do the initialization on the first channel allocation.
26662306a36Sopenharmony_ci	 * We have to wait because of the interrupt handler initialization
26762306a36Sopenharmony_ci	 * which can't be done successfully during board set up.
26862306a36Sopenharmony_ci	 */
26962306a36Sopenharmony_ci	if (!dbdma_initialized)
27062306a36Sopenharmony_ci		return 0;
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	stp = find_dbdev_id(srcid);
27362306a36Sopenharmony_ci	if (stp == NULL)
27462306a36Sopenharmony_ci		return 0;
27562306a36Sopenharmony_ci	dtp = find_dbdev_id(destid);
27662306a36Sopenharmony_ci	if (dtp == NULL)
27762306a36Sopenharmony_ci		return 0;
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	used = 0;
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci	/* Check to see if we can get both channels. */
28262306a36Sopenharmony_ci	spin_lock_irqsave(&au1xxx_dbdma_spin_lock, flags);
28362306a36Sopenharmony_ci	if (!(stp->dev_flags & DEV_FLAGS_INUSE) ||
28462306a36Sopenharmony_ci	     (stp->dev_flags & DEV_FLAGS_ANYUSE)) {
28562306a36Sopenharmony_ci		/* Got source */
28662306a36Sopenharmony_ci		stp->dev_flags |= DEV_FLAGS_INUSE;
28762306a36Sopenharmony_ci		if (!(dtp->dev_flags & DEV_FLAGS_INUSE) ||
28862306a36Sopenharmony_ci		     (dtp->dev_flags & DEV_FLAGS_ANYUSE)) {
28962306a36Sopenharmony_ci			/* Got destination */
29062306a36Sopenharmony_ci			dtp->dev_flags |= DEV_FLAGS_INUSE;
29162306a36Sopenharmony_ci		} else {
29262306a36Sopenharmony_ci			/* Can't get dest.  Release src. */
29362306a36Sopenharmony_ci			stp->dev_flags &= ~DEV_FLAGS_INUSE;
29462306a36Sopenharmony_ci			used++;
29562306a36Sopenharmony_ci		}
29662306a36Sopenharmony_ci	} else
29762306a36Sopenharmony_ci		used++;
29862306a36Sopenharmony_ci	spin_unlock_irqrestore(&au1xxx_dbdma_spin_lock, flags);
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci	if (used)
30162306a36Sopenharmony_ci		return 0;
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	/* Let's see if we can allocate a channel for it. */
30462306a36Sopenharmony_ci	ctp = NULL;
30562306a36Sopenharmony_ci	chan = 0;
30662306a36Sopenharmony_ci	spin_lock_irqsave(&au1xxx_dbdma_spin_lock, flags);
30762306a36Sopenharmony_ci	for (i = 0; i < NUM_DBDMA_CHANS; i++)
30862306a36Sopenharmony_ci		if (chan_tab_ptr[i] == NULL) {
30962306a36Sopenharmony_ci			/*
31062306a36Sopenharmony_ci			 * If kmalloc fails, it is caught below same
31162306a36Sopenharmony_ci			 * as a channel not available.
31262306a36Sopenharmony_ci			 */
31362306a36Sopenharmony_ci			ctp = kmalloc(sizeof(chan_tab_t), GFP_ATOMIC);
31462306a36Sopenharmony_ci			chan_tab_ptr[i] = ctp;
31562306a36Sopenharmony_ci			break;
31662306a36Sopenharmony_ci		}
31762306a36Sopenharmony_ci	spin_unlock_irqrestore(&au1xxx_dbdma_spin_lock, flags);
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci	if (ctp != NULL) {
32062306a36Sopenharmony_ci		memset(ctp, 0, sizeof(chan_tab_t));
32162306a36Sopenharmony_ci		ctp->chan_index = chan = i;
32262306a36Sopenharmony_ci		dcp = KSEG1ADDR(AU1550_DBDMA_PHYS_ADDR);
32362306a36Sopenharmony_ci		dcp += (0x0100 * chan);
32462306a36Sopenharmony_ci		ctp->chan_ptr = (au1x_dma_chan_t *)dcp;
32562306a36Sopenharmony_ci		cp = (au1x_dma_chan_t *)dcp;
32662306a36Sopenharmony_ci		ctp->chan_src = stp;
32762306a36Sopenharmony_ci		ctp->chan_dest = dtp;
32862306a36Sopenharmony_ci		ctp->chan_callback = callback;
32962306a36Sopenharmony_ci		ctp->chan_callparam = callparam;
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci		/* Initialize channel configuration. */
33262306a36Sopenharmony_ci		i = 0;
33362306a36Sopenharmony_ci		if (stp->dev_intlevel)
33462306a36Sopenharmony_ci			i |= DDMA_CFG_SED;
33562306a36Sopenharmony_ci		if (stp->dev_intpolarity)
33662306a36Sopenharmony_ci			i |= DDMA_CFG_SP;
33762306a36Sopenharmony_ci		if (dtp->dev_intlevel)
33862306a36Sopenharmony_ci			i |= DDMA_CFG_DED;
33962306a36Sopenharmony_ci		if (dtp->dev_intpolarity)
34062306a36Sopenharmony_ci			i |= DDMA_CFG_DP;
34162306a36Sopenharmony_ci		if ((stp->dev_flags & DEV_FLAGS_SYNC) ||
34262306a36Sopenharmony_ci			(dtp->dev_flags & DEV_FLAGS_SYNC))
34362306a36Sopenharmony_ci				i |= DDMA_CFG_SYNC;
34462306a36Sopenharmony_ci		cp->ddma_cfg = i;
34562306a36Sopenharmony_ci		wmb(); /* drain writebuffer */
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci		/*
34862306a36Sopenharmony_ci		 * Return a non-zero value that can be used to find the channel
34962306a36Sopenharmony_ci		 * information in subsequent operations.
35062306a36Sopenharmony_ci		 */
35162306a36Sopenharmony_ci		return (u32)(&chan_tab_ptr[chan]);
35262306a36Sopenharmony_ci	}
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci	/* Release devices */
35562306a36Sopenharmony_ci	stp->dev_flags &= ~DEV_FLAGS_INUSE;
35662306a36Sopenharmony_ci	dtp->dev_flags &= ~DEV_FLAGS_INUSE;
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci	return 0;
35962306a36Sopenharmony_ci}
36062306a36Sopenharmony_ciEXPORT_SYMBOL(au1xxx_dbdma_chan_alloc);
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci/*
36362306a36Sopenharmony_ci * Set the device width if source or destination is a FIFO.
36462306a36Sopenharmony_ci * Should be 8, 16, or 32 bits.
36562306a36Sopenharmony_ci */
36662306a36Sopenharmony_ciu32 au1xxx_dbdma_set_devwidth(u32 chanid, int bits)
36762306a36Sopenharmony_ci{
36862306a36Sopenharmony_ci	u32		rv;
36962306a36Sopenharmony_ci	chan_tab_t	*ctp;
37062306a36Sopenharmony_ci	dbdev_tab_t	*stp, *dtp;
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	ctp = *((chan_tab_t **)chanid);
37362306a36Sopenharmony_ci	stp = ctp->chan_src;
37462306a36Sopenharmony_ci	dtp = ctp->chan_dest;
37562306a36Sopenharmony_ci	rv = 0;
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_ci	if (stp->dev_flags & DEV_FLAGS_IN) {	/* Source in fifo */
37862306a36Sopenharmony_ci		rv = stp->dev_devwidth;
37962306a36Sopenharmony_ci		stp->dev_devwidth = bits;
38062306a36Sopenharmony_ci	}
38162306a36Sopenharmony_ci	if (dtp->dev_flags & DEV_FLAGS_OUT) {	/* Destination out fifo */
38262306a36Sopenharmony_ci		rv = dtp->dev_devwidth;
38362306a36Sopenharmony_ci		dtp->dev_devwidth = bits;
38462306a36Sopenharmony_ci	}
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	return rv;
38762306a36Sopenharmony_ci}
38862306a36Sopenharmony_ciEXPORT_SYMBOL(au1xxx_dbdma_set_devwidth);
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci/* Allocate a descriptor ring, initializing as much as possible. */
39162306a36Sopenharmony_ciu32 au1xxx_dbdma_ring_alloc(u32 chanid, int entries)
39262306a36Sopenharmony_ci{
39362306a36Sopenharmony_ci	int			i;
39462306a36Sopenharmony_ci	u32			desc_base, srcid, destid;
39562306a36Sopenharmony_ci	u32			cmd0, cmd1, src1, dest1;
39662306a36Sopenharmony_ci	u32			src0, dest0;
39762306a36Sopenharmony_ci	chan_tab_t		*ctp;
39862306a36Sopenharmony_ci	dbdev_tab_t		*stp, *dtp;
39962306a36Sopenharmony_ci	au1x_ddma_desc_t	*dp;
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_ci	/*
40262306a36Sopenharmony_ci	 * I guess we could check this to be within the
40362306a36Sopenharmony_ci	 * range of the table......
40462306a36Sopenharmony_ci	 */
40562306a36Sopenharmony_ci	ctp = *((chan_tab_t **)chanid);
40662306a36Sopenharmony_ci	stp = ctp->chan_src;
40762306a36Sopenharmony_ci	dtp = ctp->chan_dest;
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci	/*
41062306a36Sopenharmony_ci	 * The descriptors must be 32-byte aligned.  There is a
41162306a36Sopenharmony_ci	 * possibility the allocation will give us such an address,
41262306a36Sopenharmony_ci	 * and if we try that first we are likely to not waste larger
41362306a36Sopenharmony_ci	 * slabs of memory.
41462306a36Sopenharmony_ci	 */
41562306a36Sopenharmony_ci	desc_base = (u32)kmalloc_array(entries, sizeof(au1x_ddma_desc_t),
41662306a36Sopenharmony_ci				       GFP_KERNEL|GFP_DMA);
41762306a36Sopenharmony_ci	if (desc_base == 0)
41862306a36Sopenharmony_ci		return 0;
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci	if (desc_base & 0x1f) {
42162306a36Sopenharmony_ci		/*
42262306a36Sopenharmony_ci		 * Lost....do it again, allocate extra, and round
42362306a36Sopenharmony_ci		 * the address base.
42462306a36Sopenharmony_ci		 */
42562306a36Sopenharmony_ci		kfree((const void *)desc_base);
42662306a36Sopenharmony_ci		i = entries * sizeof(au1x_ddma_desc_t);
42762306a36Sopenharmony_ci		i += (sizeof(au1x_ddma_desc_t) - 1);
42862306a36Sopenharmony_ci		desc_base = (u32)kmalloc(i, GFP_KERNEL|GFP_DMA);
42962306a36Sopenharmony_ci		if (desc_base == 0)
43062306a36Sopenharmony_ci			return 0;
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci		ctp->cdb_membase = desc_base;
43362306a36Sopenharmony_ci		desc_base = ALIGN_ADDR(desc_base, sizeof(au1x_ddma_desc_t));
43462306a36Sopenharmony_ci	} else
43562306a36Sopenharmony_ci		ctp->cdb_membase = desc_base;
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_ci	dp = (au1x_ddma_desc_t *)desc_base;
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci	/* Keep track of the base descriptor. */
44062306a36Sopenharmony_ci	ctp->chan_desc_base = dp;
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_ci	/* Initialize the rings with as much information as we know. */
44362306a36Sopenharmony_ci	srcid = stp->dev_id;
44462306a36Sopenharmony_ci	destid = dtp->dev_id;
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_ci	cmd0 = cmd1 = src1 = dest1 = 0;
44762306a36Sopenharmony_ci	src0 = dest0 = 0;
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_ci	cmd0 |= DSCR_CMD0_SID(srcid);
45062306a36Sopenharmony_ci	cmd0 |= DSCR_CMD0_DID(destid);
45162306a36Sopenharmony_ci	cmd0 |= DSCR_CMD0_IE | DSCR_CMD0_CV;
45262306a36Sopenharmony_ci	cmd0 |= DSCR_CMD0_ST(DSCR_CMD0_ST_NOCHANGE);
45362306a36Sopenharmony_ci
45462306a36Sopenharmony_ci	/* Is it mem to mem transfer? */
45562306a36Sopenharmony_ci	if (((DSCR_CUSTOM2DEV_ID(srcid) == DSCR_CMD0_THROTTLE) ||
45662306a36Sopenharmony_ci	     (DSCR_CUSTOM2DEV_ID(srcid) == DSCR_CMD0_ALWAYS)) &&
45762306a36Sopenharmony_ci	    ((DSCR_CUSTOM2DEV_ID(destid) == DSCR_CMD0_THROTTLE) ||
45862306a36Sopenharmony_ci	     (DSCR_CUSTOM2DEV_ID(destid) == DSCR_CMD0_ALWAYS)))
45962306a36Sopenharmony_ci		cmd0 |= DSCR_CMD0_MEM;
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_ci	switch (stp->dev_devwidth) {
46262306a36Sopenharmony_ci	case 8:
46362306a36Sopenharmony_ci		cmd0 |= DSCR_CMD0_SW(DSCR_CMD0_BYTE);
46462306a36Sopenharmony_ci		break;
46562306a36Sopenharmony_ci	case 16:
46662306a36Sopenharmony_ci		cmd0 |= DSCR_CMD0_SW(DSCR_CMD0_HALFWORD);
46762306a36Sopenharmony_ci		break;
46862306a36Sopenharmony_ci	case 32:
46962306a36Sopenharmony_ci	default:
47062306a36Sopenharmony_ci		cmd0 |= DSCR_CMD0_SW(DSCR_CMD0_WORD);
47162306a36Sopenharmony_ci		break;
47262306a36Sopenharmony_ci	}
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_ci	switch (dtp->dev_devwidth) {
47562306a36Sopenharmony_ci	case 8:
47662306a36Sopenharmony_ci		cmd0 |= DSCR_CMD0_DW(DSCR_CMD0_BYTE);
47762306a36Sopenharmony_ci		break;
47862306a36Sopenharmony_ci	case 16:
47962306a36Sopenharmony_ci		cmd0 |= DSCR_CMD0_DW(DSCR_CMD0_HALFWORD);
48062306a36Sopenharmony_ci		break;
48162306a36Sopenharmony_ci	case 32:
48262306a36Sopenharmony_ci	default:
48362306a36Sopenharmony_ci		cmd0 |= DSCR_CMD0_DW(DSCR_CMD0_WORD);
48462306a36Sopenharmony_ci		break;
48562306a36Sopenharmony_ci	}
48662306a36Sopenharmony_ci
48762306a36Sopenharmony_ci	/*
48862306a36Sopenharmony_ci	 * If the device is marked as an in/out FIFO, ensure it is
48962306a36Sopenharmony_ci	 * set non-coherent.
49062306a36Sopenharmony_ci	 */
49162306a36Sopenharmony_ci	if (stp->dev_flags & DEV_FLAGS_IN)
49262306a36Sopenharmony_ci		cmd0 |= DSCR_CMD0_SN;		/* Source in FIFO */
49362306a36Sopenharmony_ci	if (dtp->dev_flags & DEV_FLAGS_OUT)
49462306a36Sopenharmony_ci		cmd0 |= DSCR_CMD0_DN;		/* Destination out FIFO */
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci	/*
49762306a36Sopenharmony_ci	 * Set up source1.  For now, assume no stride and increment.
49862306a36Sopenharmony_ci	 * A channel attribute update can change this later.
49962306a36Sopenharmony_ci	 */
50062306a36Sopenharmony_ci	switch (stp->dev_tsize) {
50162306a36Sopenharmony_ci	case 1:
50262306a36Sopenharmony_ci		src1 |= DSCR_SRC1_STS(DSCR_xTS_SIZE1);
50362306a36Sopenharmony_ci		break;
50462306a36Sopenharmony_ci	case 2:
50562306a36Sopenharmony_ci		src1 |= DSCR_SRC1_STS(DSCR_xTS_SIZE2);
50662306a36Sopenharmony_ci		break;
50762306a36Sopenharmony_ci	case 4:
50862306a36Sopenharmony_ci		src1 |= DSCR_SRC1_STS(DSCR_xTS_SIZE4);
50962306a36Sopenharmony_ci		break;
51062306a36Sopenharmony_ci	case 8:
51162306a36Sopenharmony_ci	default:
51262306a36Sopenharmony_ci		src1 |= DSCR_SRC1_STS(DSCR_xTS_SIZE8);
51362306a36Sopenharmony_ci		break;
51462306a36Sopenharmony_ci	}
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	/* If source input is FIFO, set static address. */
51762306a36Sopenharmony_ci	if (stp->dev_flags & DEV_FLAGS_IN) {
51862306a36Sopenharmony_ci		if (stp->dev_flags & DEV_FLAGS_BURSTABLE)
51962306a36Sopenharmony_ci			src1 |= DSCR_SRC1_SAM(DSCR_xAM_BURST);
52062306a36Sopenharmony_ci		else
52162306a36Sopenharmony_ci			src1 |= DSCR_SRC1_SAM(DSCR_xAM_STATIC);
52262306a36Sopenharmony_ci	}
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_ci	if (stp->dev_physaddr)
52562306a36Sopenharmony_ci		src0 = stp->dev_physaddr;
52662306a36Sopenharmony_ci
52762306a36Sopenharmony_ci	/*
52862306a36Sopenharmony_ci	 * Set up dest1.  For now, assume no stride and increment.
52962306a36Sopenharmony_ci	 * A channel attribute update can change this later.
53062306a36Sopenharmony_ci	 */
53162306a36Sopenharmony_ci	switch (dtp->dev_tsize) {
53262306a36Sopenharmony_ci	case 1:
53362306a36Sopenharmony_ci		dest1 |= DSCR_DEST1_DTS(DSCR_xTS_SIZE1);
53462306a36Sopenharmony_ci		break;
53562306a36Sopenharmony_ci	case 2:
53662306a36Sopenharmony_ci		dest1 |= DSCR_DEST1_DTS(DSCR_xTS_SIZE2);
53762306a36Sopenharmony_ci		break;
53862306a36Sopenharmony_ci	case 4:
53962306a36Sopenharmony_ci		dest1 |= DSCR_DEST1_DTS(DSCR_xTS_SIZE4);
54062306a36Sopenharmony_ci		break;
54162306a36Sopenharmony_ci	case 8:
54262306a36Sopenharmony_ci	default:
54362306a36Sopenharmony_ci		dest1 |= DSCR_DEST1_DTS(DSCR_xTS_SIZE8);
54462306a36Sopenharmony_ci		break;
54562306a36Sopenharmony_ci	}
54662306a36Sopenharmony_ci
54762306a36Sopenharmony_ci	/* If destination output is FIFO, set static address. */
54862306a36Sopenharmony_ci	if (dtp->dev_flags & DEV_FLAGS_OUT) {
54962306a36Sopenharmony_ci		if (dtp->dev_flags & DEV_FLAGS_BURSTABLE)
55062306a36Sopenharmony_ci			dest1 |= DSCR_DEST1_DAM(DSCR_xAM_BURST);
55162306a36Sopenharmony_ci		else
55262306a36Sopenharmony_ci			dest1 |= DSCR_DEST1_DAM(DSCR_xAM_STATIC);
55362306a36Sopenharmony_ci	}
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_ci	if (dtp->dev_physaddr)
55662306a36Sopenharmony_ci		dest0 = dtp->dev_physaddr;
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci#if 0
55962306a36Sopenharmony_ci		printk(KERN_DEBUG "did:%x sid:%x cmd0:%x cmd1:%x source0:%x "
56062306a36Sopenharmony_ci				  "source1:%x dest0:%x dest1:%x\n",
56162306a36Sopenharmony_ci				  dtp->dev_id, stp->dev_id, cmd0, cmd1, src0,
56262306a36Sopenharmony_ci				  src1, dest0, dest1);
56362306a36Sopenharmony_ci#endif
56462306a36Sopenharmony_ci	for (i = 0; i < entries; i++) {
56562306a36Sopenharmony_ci		dp->dscr_cmd0 = cmd0;
56662306a36Sopenharmony_ci		dp->dscr_cmd1 = cmd1;
56762306a36Sopenharmony_ci		dp->dscr_source0 = src0;
56862306a36Sopenharmony_ci		dp->dscr_source1 = src1;
56962306a36Sopenharmony_ci		dp->dscr_dest0 = dest0;
57062306a36Sopenharmony_ci		dp->dscr_dest1 = dest1;
57162306a36Sopenharmony_ci		dp->dscr_stat = 0;
57262306a36Sopenharmony_ci		dp->sw_context = 0;
57362306a36Sopenharmony_ci		dp->sw_status = 0;
57462306a36Sopenharmony_ci		dp->dscr_nxtptr = DSCR_NXTPTR(virt_to_phys(dp + 1));
57562306a36Sopenharmony_ci		dp++;
57662306a36Sopenharmony_ci	}
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_ci	/* Make last descriptor point to the first. */
57962306a36Sopenharmony_ci	dp--;
58062306a36Sopenharmony_ci	dp->dscr_nxtptr = DSCR_NXTPTR(virt_to_phys(ctp->chan_desc_base));
58162306a36Sopenharmony_ci	ctp->get_ptr = ctp->put_ptr = ctp->cur_ptr = ctp->chan_desc_base;
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_ci	return (u32)ctp->chan_desc_base;
58462306a36Sopenharmony_ci}
58562306a36Sopenharmony_ciEXPORT_SYMBOL(au1xxx_dbdma_ring_alloc);
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_ci/*
58862306a36Sopenharmony_ci * Put a source buffer into the DMA ring.
58962306a36Sopenharmony_ci * This updates the source pointer and byte count.  Normally used
59062306a36Sopenharmony_ci * for memory to fifo transfers.
59162306a36Sopenharmony_ci */
59262306a36Sopenharmony_ciu32 au1xxx_dbdma_put_source(u32 chanid, dma_addr_t buf, int nbytes, u32 flags)
59362306a36Sopenharmony_ci{
59462306a36Sopenharmony_ci	chan_tab_t		*ctp;
59562306a36Sopenharmony_ci	au1x_ddma_desc_t	*dp;
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_ci	/*
59862306a36Sopenharmony_ci	 * I guess we could check this to be within the
59962306a36Sopenharmony_ci	 * range of the table......
60062306a36Sopenharmony_ci	 */
60162306a36Sopenharmony_ci	ctp = *(chan_tab_t **)chanid;
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_ci	/*
60462306a36Sopenharmony_ci	 * We should have multiple callers for a particular channel,
60562306a36Sopenharmony_ci	 * an interrupt doesn't affect this pointer nor the descriptor,
60662306a36Sopenharmony_ci	 * so no locking should be needed.
60762306a36Sopenharmony_ci	 */
60862306a36Sopenharmony_ci	dp = ctp->put_ptr;
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci	/*
61162306a36Sopenharmony_ci	 * If the descriptor is valid, we are way ahead of the DMA
61262306a36Sopenharmony_ci	 * engine, so just return an error condition.
61362306a36Sopenharmony_ci	 */
61462306a36Sopenharmony_ci	if (dp->dscr_cmd0 & DSCR_CMD0_V)
61562306a36Sopenharmony_ci		return 0;
61662306a36Sopenharmony_ci
61762306a36Sopenharmony_ci	/* Load up buffer address and byte count. */
61862306a36Sopenharmony_ci	dp->dscr_source0 = buf & ~0UL;
61962306a36Sopenharmony_ci	dp->dscr_cmd1 = nbytes;
62062306a36Sopenharmony_ci	/* Check flags */
62162306a36Sopenharmony_ci	if (flags & DDMA_FLAGS_IE)
62262306a36Sopenharmony_ci		dp->dscr_cmd0 |= DSCR_CMD0_IE;
62362306a36Sopenharmony_ci	if (flags & DDMA_FLAGS_NOIE)
62462306a36Sopenharmony_ci		dp->dscr_cmd0 &= ~DSCR_CMD0_IE;
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_ci	/*
62762306a36Sopenharmony_ci	 * There is an erratum on certain Au1200/Au1550 revisions that could
62862306a36Sopenharmony_ci	 * result in "stale" data being DMA'ed. It has to do with the snoop
62962306a36Sopenharmony_ci	 * logic on the cache eviction buffer.  dma_default_coherent is set
63062306a36Sopenharmony_ci	 * to false on these parts.
63162306a36Sopenharmony_ci	 */
63262306a36Sopenharmony_ci	if (!dma_default_coherent)
63362306a36Sopenharmony_ci		dma_cache_wback_inv(KSEG0ADDR(buf), nbytes);
63462306a36Sopenharmony_ci	dp->dscr_cmd0 |= DSCR_CMD0_V;	/* Let it rip */
63562306a36Sopenharmony_ci	wmb(); /* drain writebuffer */
63662306a36Sopenharmony_ci	dma_cache_wback_inv((unsigned long)dp, sizeof(*dp));
63762306a36Sopenharmony_ci	ctp->chan_ptr->ddma_dbell = 0;
63862306a36Sopenharmony_ci	wmb(); /* force doorbell write out to dma engine */
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_ci	/* Get next descriptor pointer. */
64162306a36Sopenharmony_ci	ctp->put_ptr = phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_ci	/* Return something non-zero. */
64462306a36Sopenharmony_ci	return nbytes;
64562306a36Sopenharmony_ci}
64662306a36Sopenharmony_ciEXPORT_SYMBOL(au1xxx_dbdma_put_source);
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_ci/* Put a destination buffer into the DMA ring.
64962306a36Sopenharmony_ci * This updates the destination pointer and byte count.  Normally used
65062306a36Sopenharmony_ci * to place an empty buffer into the ring for fifo to memory transfers.
65162306a36Sopenharmony_ci */
65262306a36Sopenharmony_ciu32 au1xxx_dbdma_put_dest(u32 chanid, dma_addr_t buf, int nbytes, u32 flags)
65362306a36Sopenharmony_ci{
65462306a36Sopenharmony_ci	chan_tab_t		*ctp;
65562306a36Sopenharmony_ci	au1x_ddma_desc_t	*dp;
65662306a36Sopenharmony_ci
65762306a36Sopenharmony_ci	/* I guess we could check this to be within the
65862306a36Sopenharmony_ci	 * range of the table......
65962306a36Sopenharmony_ci	 */
66062306a36Sopenharmony_ci	ctp = *((chan_tab_t **)chanid);
66162306a36Sopenharmony_ci
66262306a36Sopenharmony_ci	/* We should have multiple callers for a particular channel,
66362306a36Sopenharmony_ci	 * an interrupt doesn't affect this pointer nor the descriptor,
66462306a36Sopenharmony_ci	 * so no locking should be needed.
66562306a36Sopenharmony_ci	 */
66662306a36Sopenharmony_ci	dp = ctp->put_ptr;
66762306a36Sopenharmony_ci
66862306a36Sopenharmony_ci	/* If the descriptor is valid, we are way ahead of the DMA
66962306a36Sopenharmony_ci	 * engine, so just return an error condition.
67062306a36Sopenharmony_ci	 */
67162306a36Sopenharmony_ci	if (dp->dscr_cmd0 & DSCR_CMD0_V)
67262306a36Sopenharmony_ci		return 0;
67362306a36Sopenharmony_ci
67462306a36Sopenharmony_ci	/* Load up buffer address and byte count */
67562306a36Sopenharmony_ci
67662306a36Sopenharmony_ci	/* Check flags  */
67762306a36Sopenharmony_ci	if (flags & DDMA_FLAGS_IE)
67862306a36Sopenharmony_ci		dp->dscr_cmd0 |= DSCR_CMD0_IE;
67962306a36Sopenharmony_ci	if (flags & DDMA_FLAGS_NOIE)
68062306a36Sopenharmony_ci		dp->dscr_cmd0 &= ~DSCR_CMD0_IE;
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_ci	dp->dscr_dest0 = buf & ~0UL;
68362306a36Sopenharmony_ci	dp->dscr_cmd1 = nbytes;
68462306a36Sopenharmony_ci#if 0
68562306a36Sopenharmony_ci	printk(KERN_DEBUG "cmd0:%x cmd1:%x source0:%x source1:%x dest0:%x dest1:%x\n",
68662306a36Sopenharmony_ci			  dp->dscr_cmd0, dp->dscr_cmd1, dp->dscr_source0,
68762306a36Sopenharmony_ci			  dp->dscr_source1, dp->dscr_dest0, dp->dscr_dest1);
68862306a36Sopenharmony_ci#endif
68962306a36Sopenharmony_ci	/*
69062306a36Sopenharmony_ci	 * There is an erratum on certain Au1200/Au1550 revisions that could
69162306a36Sopenharmony_ci	 * result in "stale" data being DMA'ed. It has to do with the snoop
69262306a36Sopenharmony_ci	 * logic on the cache eviction buffer.  dma_default_coherent is set
69362306a36Sopenharmony_ci	 * to false on these parts.
69462306a36Sopenharmony_ci	 */
69562306a36Sopenharmony_ci	if (!dma_default_coherent)
69662306a36Sopenharmony_ci		dma_cache_inv(KSEG0ADDR(buf), nbytes);
69762306a36Sopenharmony_ci	dp->dscr_cmd0 |= DSCR_CMD0_V;	/* Let it rip */
69862306a36Sopenharmony_ci	wmb(); /* drain writebuffer */
69962306a36Sopenharmony_ci	dma_cache_wback_inv((unsigned long)dp, sizeof(*dp));
70062306a36Sopenharmony_ci	ctp->chan_ptr->ddma_dbell = 0;
70162306a36Sopenharmony_ci	wmb(); /* force doorbell write out to dma engine */
70262306a36Sopenharmony_ci
70362306a36Sopenharmony_ci	/* Get next descriptor pointer. */
70462306a36Sopenharmony_ci	ctp->put_ptr = phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_ci	/* Return something non-zero. */
70762306a36Sopenharmony_ci	return nbytes;
70862306a36Sopenharmony_ci}
70962306a36Sopenharmony_ciEXPORT_SYMBOL(au1xxx_dbdma_put_dest);
71062306a36Sopenharmony_ci
71162306a36Sopenharmony_ci/*
71262306a36Sopenharmony_ci * Get a destination buffer into the DMA ring.
71362306a36Sopenharmony_ci * Normally used to get a full buffer from the ring during fifo
71462306a36Sopenharmony_ci * to memory transfers.  This does not set the valid bit, you will
71562306a36Sopenharmony_ci * have to put another destination buffer to keep the DMA going.
71662306a36Sopenharmony_ci */
71762306a36Sopenharmony_ciu32 au1xxx_dbdma_get_dest(u32 chanid, void **buf, int *nbytes)
71862306a36Sopenharmony_ci{
71962306a36Sopenharmony_ci	chan_tab_t		*ctp;
72062306a36Sopenharmony_ci	au1x_ddma_desc_t	*dp;
72162306a36Sopenharmony_ci	u32			rv;
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_ci	/*
72462306a36Sopenharmony_ci	 * I guess we could check this to be within the
72562306a36Sopenharmony_ci	 * range of the table......
72662306a36Sopenharmony_ci	 */
72762306a36Sopenharmony_ci	ctp = *((chan_tab_t **)chanid);
72862306a36Sopenharmony_ci
72962306a36Sopenharmony_ci	/*
73062306a36Sopenharmony_ci	 * We should have multiple callers for a particular channel,
73162306a36Sopenharmony_ci	 * an interrupt doesn't affect this pointer nor the descriptor,
73262306a36Sopenharmony_ci	 * so no locking should be needed.
73362306a36Sopenharmony_ci	 */
73462306a36Sopenharmony_ci	dp = ctp->get_ptr;
73562306a36Sopenharmony_ci
73662306a36Sopenharmony_ci	/*
73762306a36Sopenharmony_ci	 * If the descriptor is valid, we are way ahead of the DMA
73862306a36Sopenharmony_ci	 * engine, so just return an error condition.
73962306a36Sopenharmony_ci	 */
74062306a36Sopenharmony_ci	if (dp->dscr_cmd0 & DSCR_CMD0_V)
74162306a36Sopenharmony_ci		return 0;
74262306a36Sopenharmony_ci
74362306a36Sopenharmony_ci	/* Return buffer address and byte count. */
74462306a36Sopenharmony_ci	*buf = (void *)(phys_to_virt(dp->dscr_dest0));
74562306a36Sopenharmony_ci	*nbytes = dp->dscr_cmd1;
74662306a36Sopenharmony_ci	rv = dp->dscr_stat;
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_ci	/* Get next descriptor pointer. */
74962306a36Sopenharmony_ci	ctp->get_ptr = phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
75062306a36Sopenharmony_ci
75162306a36Sopenharmony_ci	/* Return something non-zero. */
75262306a36Sopenharmony_ci	return rv;
75362306a36Sopenharmony_ci}
75462306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(au1xxx_dbdma_get_dest);
75562306a36Sopenharmony_ci
75662306a36Sopenharmony_civoid au1xxx_dbdma_stop(u32 chanid)
75762306a36Sopenharmony_ci{
75862306a36Sopenharmony_ci	chan_tab_t	*ctp;
75962306a36Sopenharmony_ci	au1x_dma_chan_t *cp;
76062306a36Sopenharmony_ci	int halt_timeout = 0;
76162306a36Sopenharmony_ci
76262306a36Sopenharmony_ci	ctp = *((chan_tab_t **)chanid);
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_ci	cp = ctp->chan_ptr;
76562306a36Sopenharmony_ci	cp->ddma_cfg &= ~DDMA_CFG_EN;	/* Disable channel */
76662306a36Sopenharmony_ci	wmb(); /* drain writebuffer */
76762306a36Sopenharmony_ci	while (!(cp->ddma_stat & DDMA_STAT_H)) {
76862306a36Sopenharmony_ci		udelay(1);
76962306a36Sopenharmony_ci		halt_timeout++;
77062306a36Sopenharmony_ci		if (halt_timeout > 100) {
77162306a36Sopenharmony_ci			printk(KERN_WARNING "warning: DMA channel won't halt\n");
77262306a36Sopenharmony_ci			break;
77362306a36Sopenharmony_ci		}
77462306a36Sopenharmony_ci	}
77562306a36Sopenharmony_ci	/* clear current desc valid and doorbell */
77662306a36Sopenharmony_ci	cp->ddma_stat |= (DDMA_STAT_DB | DDMA_STAT_V);
77762306a36Sopenharmony_ci	wmb(); /* drain writebuffer */
77862306a36Sopenharmony_ci}
77962306a36Sopenharmony_ciEXPORT_SYMBOL(au1xxx_dbdma_stop);
78062306a36Sopenharmony_ci
78162306a36Sopenharmony_ci/*
78262306a36Sopenharmony_ci * Start using the current descriptor pointer.  If the DBDMA encounters
78362306a36Sopenharmony_ci * a non-valid descriptor, it will stop.  In this case, we can just
78462306a36Sopenharmony_ci * continue by adding a buffer to the list and starting again.
78562306a36Sopenharmony_ci */
78662306a36Sopenharmony_civoid au1xxx_dbdma_start(u32 chanid)
78762306a36Sopenharmony_ci{
78862306a36Sopenharmony_ci	chan_tab_t	*ctp;
78962306a36Sopenharmony_ci	au1x_dma_chan_t *cp;
79062306a36Sopenharmony_ci
79162306a36Sopenharmony_ci	ctp = *((chan_tab_t **)chanid);
79262306a36Sopenharmony_ci	cp = ctp->chan_ptr;
79362306a36Sopenharmony_ci	cp->ddma_desptr = virt_to_phys(ctp->cur_ptr);
79462306a36Sopenharmony_ci	cp->ddma_cfg |= DDMA_CFG_EN;	/* Enable channel */
79562306a36Sopenharmony_ci	wmb(); /* drain writebuffer */
79662306a36Sopenharmony_ci	cp->ddma_dbell = 0;
79762306a36Sopenharmony_ci	wmb(); /* drain writebuffer */
79862306a36Sopenharmony_ci}
79962306a36Sopenharmony_ciEXPORT_SYMBOL(au1xxx_dbdma_start);
80062306a36Sopenharmony_ci
80162306a36Sopenharmony_civoid au1xxx_dbdma_reset(u32 chanid)
80262306a36Sopenharmony_ci{
80362306a36Sopenharmony_ci	chan_tab_t		*ctp;
80462306a36Sopenharmony_ci	au1x_ddma_desc_t	*dp;
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_ci	au1xxx_dbdma_stop(chanid);
80762306a36Sopenharmony_ci
80862306a36Sopenharmony_ci	ctp = *((chan_tab_t **)chanid);
80962306a36Sopenharmony_ci	ctp->get_ptr = ctp->put_ptr = ctp->cur_ptr = ctp->chan_desc_base;
81062306a36Sopenharmony_ci
81162306a36Sopenharmony_ci	/* Run through the descriptors and reset the valid indicator. */
81262306a36Sopenharmony_ci	dp = ctp->chan_desc_base;
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_ci	do {
81562306a36Sopenharmony_ci		dp->dscr_cmd0 &= ~DSCR_CMD0_V;
81662306a36Sopenharmony_ci		/*
81762306a36Sopenharmony_ci		 * Reset our software status -- this is used to determine
81862306a36Sopenharmony_ci		 * if a descriptor is in use by upper level software. Since
81962306a36Sopenharmony_ci		 * posting can reset 'V' bit.
82062306a36Sopenharmony_ci		 */
82162306a36Sopenharmony_ci		dp->sw_status = 0;
82262306a36Sopenharmony_ci		dp = phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
82362306a36Sopenharmony_ci	} while (dp != ctp->chan_desc_base);
82462306a36Sopenharmony_ci}
82562306a36Sopenharmony_ciEXPORT_SYMBOL(au1xxx_dbdma_reset);
82662306a36Sopenharmony_ci
82762306a36Sopenharmony_ciu32 au1xxx_get_dma_residue(u32 chanid)
82862306a36Sopenharmony_ci{
82962306a36Sopenharmony_ci	chan_tab_t	*ctp;
83062306a36Sopenharmony_ci	au1x_dma_chan_t *cp;
83162306a36Sopenharmony_ci	u32		rv;
83262306a36Sopenharmony_ci
83362306a36Sopenharmony_ci	ctp = *((chan_tab_t **)chanid);
83462306a36Sopenharmony_ci	cp = ctp->chan_ptr;
83562306a36Sopenharmony_ci
83662306a36Sopenharmony_ci	/* This is only valid if the channel is stopped. */
83762306a36Sopenharmony_ci	rv = cp->ddma_bytecnt;
83862306a36Sopenharmony_ci	wmb(); /* drain writebuffer */
83962306a36Sopenharmony_ci
84062306a36Sopenharmony_ci	return rv;
84162306a36Sopenharmony_ci}
84262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(au1xxx_get_dma_residue);
84362306a36Sopenharmony_ci
84462306a36Sopenharmony_civoid au1xxx_dbdma_chan_free(u32 chanid)
84562306a36Sopenharmony_ci{
84662306a36Sopenharmony_ci	chan_tab_t	*ctp;
84762306a36Sopenharmony_ci	dbdev_tab_t	*stp, *dtp;
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_ci	ctp = *((chan_tab_t **)chanid);
85062306a36Sopenharmony_ci	stp = ctp->chan_src;
85162306a36Sopenharmony_ci	dtp = ctp->chan_dest;
85262306a36Sopenharmony_ci
85362306a36Sopenharmony_ci	au1xxx_dbdma_stop(chanid);
85462306a36Sopenharmony_ci
85562306a36Sopenharmony_ci	kfree((void *)ctp->cdb_membase);
85662306a36Sopenharmony_ci
85762306a36Sopenharmony_ci	stp->dev_flags &= ~DEV_FLAGS_INUSE;
85862306a36Sopenharmony_ci	dtp->dev_flags &= ~DEV_FLAGS_INUSE;
85962306a36Sopenharmony_ci	chan_tab_ptr[ctp->chan_index] = NULL;
86062306a36Sopenharmony_ci
86162306a36Sopenharmony_ci	kfree(ctp);
86262306a36Sopenharmony_ci}
86362306a36Sopenharmony_ciEXPORT_SYMBOL(au1xxx_dbdma_chan_free);
86462306a36Sopenharmony_ci
86562306a36Sopenharmony_cistatic irqreturn_t dbdma_interrupt(int irq, void *dev_id)
86662306a36Sopenharmony_ci{
86762306a36Sopenharmony_ci	u32 intstat;
86862306a36Sopenharmony_ci	u32 chan_index;
86962306a36Sopenharmony_ci	chan_tab_t		*ctp;
87062306a36Sopenharmony_ci	au1x_ddma_desc_t	*dp;
87162306a36Sopenharmony_ci	au1x_dma_chan_t *cp;
87262306a36Sopenharmony_ci
87362306a36Sopenharmony_ci	intstat = dbdma_gptr->ddma_intstat;
87462306a36Sopenharmony_ci	wmb(); /* drain writebuffer */
87562306a36Sopenharmony_ci	chan_index = __ffs(intstat);
87662306a36Sopenharmony_ci
87762306a36Sopenharmony_ci	ctp = chan_tab_ptr[chan_index];
87862306a36Sopenharmony_ci	cp = ctp->chan_ptr;
87962306a36Sopenharmony_ci	dp = ctp->cur_ptr;
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_ci	/* Reset interrupt. */
88262306a36Sopenharmony_ci	cp->ddma_irq = 0;
88362306a36Sopenharmony_ci	wmb(); /* drain writebuffer */
88462306a36Sopenharmony_ci
88562306a36Sopenharmony_ci	if (ctp->chan_callback)
88662306a36Sopenharmony_ci		ctp->chan_callback(irq, ctp->chan_callparam);
88762306a36Sopenharmony_ci
88862306a36Sopenharmony_ci	ctp->cur_ptr = phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
88962306a36Sopenharmony_ci	return IRQ_RETVAL(1);
89062306a36Sopenharmony_ci}
89162306a36Sopenharmony_ci
89262306a36Sopenharmony_civoid au1xxx_dbdma_dump(u32 chanid)
89362306a36Sopenharmony_ci{
89462306a36Sopenharmony_ci	chan_tab_t	 *ctp;
89562306a36Sopenharmony_ci	au1x_ddma_desc_t *dp;
89662306a36Sopenharmony_ci	dbdev_tab_t	 *stp, *dtp;
89762306a36Sopenharmony_ci	au1x_dma_chan_t	 *cp;
89862306a36Sopenharmony_ci	u32 i		 = 0;
89962306a36Sopenharmony_ci
90062306a36Sopenharmony_ci	ctp = *((chan_tab_t **)chanid);
90162306a36Sopenharmony_ci	stp = ctp->chan_src;
90262306a36Sopenharmony_ci	dtp = ctp->chan_dest;
90362306a36Sopenharmony_ci	cp = ctp->chan_ptr;
90462306a36Sopenharmony_ci
90562306a36Sopenharmony_ci	printk(KERN_DEBUG "Chan %x, stp %x (dev %d)  dtp %x (dev %d)\n",
90662306a36Sopenharmony_ci			  (u32)ctp, (u32)stp, stp - dbdev_tab, (u32)dtp,
90762306a36Sopenharmony_ci			  dtp - dbdev_tab);
90862306a36Sopenharmony_ci	printk(KERN_DEBUG "desc base %x, get %x, put %x, cur %x\n",
90962306a36Sopenharmony_ci			  (u32)(ctp->chan_desc_base), (u32)(ctp->get_ptr),
91062306a36Sopenharmony_ci			  (u32)(ctp->put_ptr), (u32)(ctp->cur_ptr));
91162306a36Sopenharmony_ci
91262306a36Sopenharmony_ci	printk(KERN_DEBUG "dbdma chan %x\n", (u32)cp);
91362306a36Sopenharmony_ci	printk(KERN_DEBUG "cfg %08x, desptr %08x, statptr %08x\n",
91462306a36Sopenharmony_ci			  cp->ddma_cfg, cp->ddma_desptr, cp->ddma_statptr);
91562306a36Sopenharmony_ci	printk(KERN_DEBUG "dbell %08x, irq %08x, stat %08x, bytecnt %08x\n",
91662306a36Sopenharmony_ci			  cp->ddma_dbell, cp->ddma_irq, cp->ddma_stat,
91762306a36Sopenharmony_ci			  cp->ddma_bytecnt);
91862306a36Sopenharmony_ci
91962306a36Sopenharmony_ci	/* Run through the descriptors */
92062306a36Sopenharmony_ci	dp = ctp->chan_desc_base;
92162306a36Sopenharmony_ci
92262306a36Sopenharmony_ci	do {
92362306a36Sopenharmony_ci		printk(KERN_DEBUG "Dp[%d]= %08x, cmd0 %08x, cmd1 %08x\n",
92462306a36Sopenharmony_ci				  i++, (u32)dp, dp->dscr_cmd0, dp->dscr_cmd1);
92562306a36Sopenharmony_ci		printk(KERN_DEBUG "src0 %08x, src1 %08x, dest0 %08x, dest1 %08x\n",
92662306a36Sopenharmony_ci				  dp->dscr_source0, dp->dscr_source1,
92762306a36Sopenharmony_ci				  dp->dscr_dest0, dp->dscr_dest1);
92862306a36Sopenharmony_ci		printk(KERN_DEBUG "stat %08x, nxtptr %08x\n",
92962306a36Sopenharmony_ci				  dp->dscr_stat, dp->dscr_nxtptr);
93062306a36Sopenharmony_ci		dp = phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
93162306a36Sopenharmony_ci	} while (dp != ctp->chan_desc_base);
93262306a36Sopenharmony_ci}
93362306a36Sopenharmony_ci
93462306a36Sopenharmony_ci/* Put a descriptor into the DMA ring.
93562306a36Sopenharmony_ci * This updates the source/destination pointers and byte count.
93662306a36Sopenharmony_ci */
93762306a36Sopenharmony_ciu32 au1xxx_dbdma_put_dscr(u32 chanid, au1x_ddma_desc_t *dscr)
93862306a36Sopenharmony_ci{
93962306a36Sopenharmony_ci	chan_tab_t *ctp;
94062306a36Sopenharmony_ci	au1x_ddma_desc_t *dp;
94162306a36Sopenharmony_ci	u32 nbytes = 0;
94262306a36Sopenharmony_ci
94362306a36Sopenharmony_ci	/*
94462306a36Sopenharmony_ci	 * I guess we could check this to be within the
94562306a36Sopenharmony_ci	 * range of the table......
94662306a36Sopenharmony_ci	 */
94762306a36Sopenharmony_ci	ctp = *((chan_tab_t **)chanid);
94862306a36Sopenharmony_ci
94962306a36Sopenharmony_ci	/*
95062306a36Sopenharmony_ci	 * We should have multiple callers for a particular channel,
95162306a36Sopenharmony_ci	 * an interrupt doesn't affect this pointer nor the descriptor,
95262306a36Sopenharmony_ci	 * so no locking should be needed.
95362306a36Sopenharmony_ci	 */
95462306a36Sopenharmony_ci	dp = ctp->put_ptr;
95562306a36Sopenharmony_ci
95662306a36Sopenharmony_ci	/*
95762306a36Sopenharmony_ci	 * If the descriptor is valid, we are way ahead of the DMA
95862306a36Sopenharmony_ci	 * engine, so just return an error condition.
95962306a36Sopenharmony_ci	 */
96062306a36Sopenharmony_ci	if (dp->dscr_cmd0 & DSCR_CMD0_V)
96162306a36Sopenharmony_ci		return 0;
96262306a36Sopenharmony_ci
96362306a36Sopenharmony_ci	/* Load up buffer addresses and byte count. */
96462306a36Sopenharmony_ci	dp->dscr_dest0 = dscr->dscr_dest0;
96562306a36Sopenharmony_ci	dp->dscr_source0 = dscr->dscr_source0;
96662306a36Sopenharmony_ci	dp->dscr_dest1 = dscr->dscr_dest1;
96762306a36Sopenharmony_ci	dp->dscr_source1 = dscr->dscr_source1;
96862306a36Sopenharmony_ci	dp->dscr_cmd1 = dscr->dscr_cmd1;
96962306a36Sopenharmony_ci	nbytes = dscr->dscr_cmd1;
97062306a36Sopenharmony_ci	/* Allow the caller to specify if an interrupt is generated */
97162306a36Sopenharmony_ci	dp->dscr_cmd0 &= ~DSCR_CMD0_IE;
97262306a36Sopenharmony_ci	dp->dscr_cmd0 |= dscr->dscr_cmd0 | DSCR_CMD0_V;
97362306a36Sopenharmony_ci	ctp->chan_ptr->ddma_dbell = 0;
97462306a36Sopenharmony_ci
97562306a36Sopenharmony_ci	/* Get next descriptor pointer. */
97662306a36Sopenharmony_ci	ctp->put_ptr = phys_to_virt(DSCR_GET_NXTPTR(dp->dscr_nxtptr));
97762306a36Sopenharmony_ci
97862306a36Sopenharmony_ci	/* Return something non-zero. */
97962306a36Sopenharmony_ci	return nbytes;
98062306a36Sopenharmony_ci}
98162306a36Sopenharmony_ci
98262306a36Sopenharmony_ci
98362306a36Sopenharmony_cistatic unsigned long alchemy_dbdma_pm_data[NUM_DBDMA_CHANS + 1][6];
98462306a36Sopenharmony_ci
98562306a36Sopenharmony_cistatic int alchemy_dbdma_suspend(void)
98662306a36Sopenharmony_ci{
98762306a36Sopenharmony_ci	int i;
98862306a36Sopenharmony_ci	void __iomem *addr;
98962306a36Sopenharmony_ci
99062306a36Sopenharmony_ci	addr = (void __iomem *)KSEG1ADDR(AU1550_DBDMA_CONF_PHYS_ADDR);
99162306a36Sopenharmony_ci	alchemy_dbdma_pm_data[0][0] = __raw_readl(addr + 0x00);
99262306a36Sopenharmony_ci	alchemy_dbdma_pm_data[0][1] = __raw_readl(addr + 0x04);
99362306a36Sopenharmony_ci	alchemy_dbdma_pm_data[0][2] = __raw_readl(addr + 0x08);
99462306a36Sopenharmony_ci	alchemy_dbdma_pm_data[0][3] = __raw_readl(addr + 0x0c);
99562306a36Sopenharmony_ci
99662306a36Sopenharmony_ci	/* save channel configurations */
99762306a36Sopenharmony_ci	addr = (void __iomem *)KSEG1ADDR(AU1550_DBDMA_PHYS_ADDR);
99862306a36Sopenharmony_ci	for (i = 1; i <= NUM_DBDMA_CHANS; i++) {
99962306a36Sopenharmony_ci		alchemy_dbdma_pm_data[i][0] = __raw_readl(addr + 0x00);
100062306a36Sopenharmony_ci		alchemy_dbdma_pm_data[i][1] = __raw_readl(addr + 0x04);
100162306a36Sopenharmony_ci		alchemy_dbdma_pm_data[i][2] = __raw_readl(addr + 0x08);
100262306a36Sopenharmony_ci		alchemy_dbdma_pm_data[i][3] = __raw_readl(addr + 0x0c);
100362306a36Sopenharmony_ci		alchemy_dbdma_pm_data[i][4] = __raw_readl(addr + 0x10);
100462306a36Sopenharmony_ci		alchemy_dbdma_pm_data[i][5] = __raw_readl(addr + 0x14);
100562306a36Sopenharmony_ci
100662306a36Sopenharmony_ci		/* halt channel */
100762306a36Sopenharmony_ci		__raw_writel(alchemy_dbdma_pm_data[i][0] & ~1, addr + 0x00);
100862306a36Sopenharmony_ci		wmb();
100962306a36Sopenharmony_ci		while (!(__raw_readl(addr + 0x14) & 1))
101062306a36Sopenharmony_ci			wmb();
101162306a36Sopenharmony_ci
101262306a36Sopenharmony_ci		addr += 0x100;	/* next channel base */
101362306a36Sopenharmony_ci	}
101462306a36Sopenharmony_ci	/* disable channel interrupts */
101562306a36Sopenharmony_ci	addr = (void __iomem *)KSEG1ADDR(AU1550_DBDMA_CONF_PHYS_ADDR);
101662306a36Sopenharmony_ci	__raw_writel(0, addr + 0x0c);
101762306a36Sopenharmony_ci	wmb();
101862306a36Sopenharmony_ci
101962306a36Sopenharmony_ci	return 0;
102062306a36Sopenharmony_ci}
102162306a36Sopenharmony_ci
102262306a36Sopenharmony_cistatic void alchemy_dbdma_resume(void)
102362306a36Sopenharmony_ci{
102462306a36Sopenharmony_ci	int i;
102562306a36Sopenharmony_ci	void __iomem *addr;
102662306a36Sopenharmony_ci
102762306a36Sopenharmony_ci	addr = (void __iomem *)KSEG1ADDR(AU1550_DBDMA_CONF_PHYS_ADDR);
102862306a36Sopenharmony_ci	__raw_writel(alchemy_dbdma_pm_data[0][0], addr + 0x00);
102962306a36Sopenharmony_ci	__raw_writel(alchemy_dbdma_pm_data[0][1], addr + 0x04);
103062306a36Sopenharmony_ci	__raw_writel(alchemy_dbdma_pm_data[0][2], addr + 0x08);
103162306a36Sopenharmony_ci	__raw_writel(alchemy_dbdma_pm_data[0][3], addr + 0x0c);
103262306a36Sopenharmony_ci
103362306a36Sopenharmony_ci	/* restore channel configurations */
103462306a36Sopenharmony_ci	addr = (void __iomem *)KSEG1ADDR(AU1550_DBDMA_PHYS_ADDR);
103562306a36Sopenharmony_ci	for (i = 1; i <= NUM_DBDMA_CHANS; i++) {
103662306a36Sopenharmony_ci		__raw_writel(alchemy_dbdma_pm_data[i][0], addr + 0x00);
103762306a36Sopenharmony_ci		__raw_writel(alchemy_dbdma_pm_data[i][1], addr + 0x04);
103862306a36Sopenharmony_ci		__raw_writel(alchemy_dbdma_pm_data[i][2], addr + 0x08);
103962306a36Sopenharmony_ci		__raw_writel(alchemy_dbdma_pm_data[i][3], addr + 0x0c);
104062306a36Sopenharmony_ci		__raw_writel(alchemy_dbdma_pm_data[i][4], addr + 0x10);
104162306a36Sopenharmony_ci		__raw_writel(alchemy_dbdma_pm_data[i][5], addr + 0x14);
104262306a36Sopenharmony_ci		wmb();
104362306a36Sopenharmony_ci		addr += 0x100;	/* next channel base */
104462306a36Sopenharmony_ci	}
104562306a36Sopenharmony_ci}
104662306a36Sopenharmony_ci
104762306a36Sopenharmony_cistatic struct syscore_ops alchemy_dbdma_syscore_ops = {
104862306a36Sopenharmony_ci	.suspend	= alchemy_dbdma_suspend,
104962306a36Sopenharmony_ci	.resume		= alchemy_dbdma_resume,
105062306a36Sopenharmony_ci};
105162306a36Sopenharmony_ci
105262306a36Sopenharmony_cistatic int __init dbdma_setup(unsigned int irq, dbdev_tab_t *idtable)
105362306a36Sopenharmony_ci{
105462306a36Sopenharmony_ci	int ret;
105562306a36Sopenharmony_ci
105662306a36Sopenharmony_ci	dbdev_tab = kcalloc(DBDEV_TAB_SIZE, sizeof(dbdev_tab_t), GFP_KERNEL);
105762306a36Sopenharmony_ci	if (!dbdev_tab)
105862306a36Sopenharmony_ci		return -ENOMEM;
105962306a36Sopenharmony_ci
106062306a36Sopenharmony_ci	memcpy(dbdev_tab, idtable, 32 * sizeof(dbdev_tab_t));
106162306a36Sopenharmony_ci	for (ret = 32; ret < DBDEV_TAB_SIZE; ret++)
106262306a36Sopenharmony_ci		dbdev_tab[ret].dev_id = ~0;
106362306a36Sopenharmony_ci
106462306a36Sopenharmony_ci	dbdma_gptr->ddma_config = 0;
106562306a36Sopenharmony_ci	dbdma_gptr->ddma_throttle = 0;
106662306a36Sopenharmony_ci	dbdma_gptr->ddma_inten = 0xffff;
106762306a36Sopenharmony_ci	wmb(); /* drain writebuffer */
106862306a36Sopenharmony_ci
106962306a36Sopenharmony_ci	ret = request_irq(irq, dbdma_interrupt, 0, "dbdma", (void *)dbdma_gptr);
107062306a36Sopenharmony_ci	if (ret)
107162306a36Sopenharmony_ci		printk(KERN_ERR "Cannot grab DBDMA interrupt!\n");
107262306a36Sopenharmony_ci	else {
107362306a36Sopenharmony_ci		dbdma_initialized = 1;
107462306a36Sopenharmony_ci		register_syscore_ops(&alchemy_dbdma_syscore_ops);
107562306a36Sopenharmony_ci	}
107662306a36Sopenharmony_ci
107762306a36Sopenharmony_ci	return ret;
107862306a36Sopenharmony_ci}
107962306a36Sopenharmony_ci
108062306a36Sopenharmony_cistatic int __init alchemy_dbdma_init(void)
108162306a36Sopenharmony_ci{
108262306a36Sopenharmony_ci	switch (alchemy_get_cputype()) {
108362306a36Sopenharmony_ci	case ALCHEMY_CPU_AU1550:
108462306a36Sopenharmony_ci		return dbdma_setup(AU1550_DDMA_INT, au1550_dbdev_tab);
108562306a36Sopenharmony_ci	case ALCHEMY_CPU_AU1200:
108662306a36Sopenharmony_ci		return dbdma_setup(AU1200_DDMA_INT, au1200_dbdev_tab);
108762306a36Sopenharmony_ci	case ALCHEMY_CPU_AU1300:
108862306a36Sopenharmony_ci		return dbdma_setup(AU1300_DDMA_INT, au1300_dbdev_tab);
108962306a36Sopenharmony_ci	}
109062306a36Sopenharmony_ci	return 0;
109162306a36Sopenharmony_ci}
109262306a36Sopenharmony_cisubsys_initcall(alchemy_dbdma_init);
1093