xref: /kernel/linux/linux-6.6/arch/m68k/virt/ints.c (revision 62306a36)
162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci
362306a36Sopenharmony_ci#include <linux/delay.h>
462306a36Sopenharmony_ci#include <linux/interrupt.h>
562306a36Sopenharmony_ci#include <linux/irq.h>
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/sched.h>
862306a36Sopenharmony_ci#include <linux/sched/debug.h>
962306a36Sopenharmony_ci#include <linux/types.h>
1062306a36Sopenharmony_ci#include <linux/ioport.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <asm/hwtest.h>
1362306a36Sopenharmony_ci#include <asm/irq.h>
1462306a36Sopenharmony_ci#include <asm/irq_regs.h>
1562306a36Sopenharmony_ci#include <asm/processor.h>
1662306a36Sopenharmony_ci#include <asm/virt.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#define GFPIC_REG_IRQ_PENDING           0x04
1962306a36Sopenharmony_ci#define GFPIC_REG_IRQ_DISABLE_ALL       0x08
2062306a36Sopenharmony_ci#define GFPIC_REG_IRQ_DISABLE           0x0c
2162306a36Sopenharmony_ci#define GFPIC_REG_IRQ_ENABLE            0x10
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_cistatic struct resource picres[6];
2462306a36Sopenharmony_cistatic const char *picname[6] = {
2562306a36Sopenharmony_ci	"goldfish_pic.0",
2662306a36Sopenharmony_ci	"goldfish_pic.1",
2762306a36Sopenharmony_ci	"goldfish_pic.2",
2862306a36Sopenharmony_ci	"goldfish_pic.3",
2962306a36Sopenharmony_ci	"goldfish_pic.4",
3062306a36Sopenharmony_ci	"goldfish_pic.5"
3162306a36Sopenharmony_ci};
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci/*
3462306a36Sopenharmony_ci * 6 goldfish-pic for CPU IRQ #1 to IRQ #6
3562306a36Sopenharmony_ci * CPU IRQ #1 -> PIC #1
3662306a36Sopenharmony_ci *               IRQ #1 to IRQ #31 -> unused
3762306a36Sopenharmony_ci *               IRQ #32 -> goldfish-tty
3862306a36Sopenharmony_ci * CPU IRQ #2 -> PIC #2
3962306a36Sopenharmony_ci *               IRQ #1 to IRQ #32 -> virtio-mmio from 1 to 32
4062306a36Sopenharmony_ci * CPU IRQ #3 -> PIC #3
4162306a36Sopenharmony_ci *               IRQ #1 to IRQ #32 -> virtio-mmio from 33 to 64
4262306a36Sopenharmony_ci * CPU IRQ #4 -> PIC #4
4362306a36Sopenharmony_ci *               IRQ #1 to IRQ #32 -> virtio-mmio from 65 to 96
4462306a36Sopenharmony_ci * CPU IRQ #5 -> PIC #5
4562306a36Sopenharmony_ci *               IRQ #1 to IRQ #32 -> virtio-mmio from 97 to 128
4662306a36Sopenharmony_ci * CPU IRQ #6 -> PIC #6
4762306a36Sopenharmony_ci *               IRQ #1 -> goldfish-timer
4862306a36Sopenharmony_ci *               IRQ #2 -> goldfish-rtc
4962306a36Sopenharmony_ci *               IRQ #3 to IRQ #32 -> unused
5062306a36Sopenharmony_ci * CPU IRQ #7 -> NMI
5162306a36Sopenharmony_ci */
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic u32 gfpic_read(int pic, int reg)
5462306a36Sopenharmony_ci{
5562306a36Sopenharmony_ci	void __iomem *base = (void __iomem *)(virt_bi_data.pic.mmio +
5662306a36Sopenharmony_ci					      pic * 0x1000);
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci	return ioread32be(base + reg);
5962306a36Sopenharmony_ci}
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_cistatic void gfpic_write(u32 value, int pic, int reg)
6262306a36Sopenharmony_ci{
6362306a36Sopenharmony_ci	void __iomem *base = (void __iomem *)(virt_bi_data.pic.mmio +
6462306a36Sopenharmony_ci					      pic * 0x1000);
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	iowrite32be(value, base + reg);
6762306a36Sopenharmony_ci}
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci#define GF_PIC(irq) ((irq - IRQ_USER) / 32)
7062306a36Sopenharmony_ci#define GF_IRQ(irq) ((irq - IRQ_USER) % 32)
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_cistatic void virt_irq_enable(struct irq_data *data)
7362306a36Sopenharmony_ci{
7462306a36Sopenharmony_ci	gfpic_write(BIT(GF_IRQ(data->irq)), GF_PIC(data->irq),
7562306a36Sopenharmony_ci		    GFPIC_REG_IRQ_ENABLE);
7662306a36Sopenharmony_ci}
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_cistatic void virt_irq_disable(struct irq_data *data)
7962306a36Sopenharmony_ci{
8062306a36Sopenharmony_ci	gfpic_write(BIT(GF_IRQ(data->irq)), GF_PIC(data->irq),
8162306a36Sopenharmony_ci		    GFPIC_REG_IRQ_DISABLE);
8262306a36Sopenharmony_ci}
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_cistatic unsigned int virt_irq_startup(struct irq_data *data)
8562306a36Sopenharmony_ci{
8662306a36Sopenharmony_ci	virt_irq_enable(data);
8762306a36Sopenharmony_ci	return 0;
8862306a36Sopenharmony_ci}
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_cistatic irqreturn_t virt_nmi_handler(int irq, void *dev_id)
9162306a36Sopenharmony_ci{
9262306a36Sopenharmony_ci	static int in_nmi;
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci	if (READ_ONCE(in_nmi))
9562306a36Sopenharmony_ci		return IRQ_HANDLED;
9662306a36Sopenharmony_ci	WRITE_ONCE(in_nmi, 1);
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci	pr_warn("Non-Maskable Interrupt\n");
9962306a36Sopenharmony_ci	show_registers(get_irq_regs());
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci	WRITE_ONCE(in_nmi, 0);
10262306a36Sopenharmony_ci	return IRQ_HANDLED;
10362306a36Sopenharmony_ci}
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic struct irq_chip virt_irq_chip = {
10662306a36Sopenharmony_ci	.name		= "virt",
10762306a36Sopenharmony_ci	.irq_enable	= virt_irq_enable,
10862306a36Sopenharmony_ci	.irq_disable	= virt_irq_disable,
10962306a36Sopenharmony_ci	.irq_startup	= virt_irq_startup,
11062306a36Sopenharmony_ci	.irq_shutdown	= virt_irq_disable,
11162306a36Sopenharmony_ci};
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_cistatic void goldfish_pic_irq(struct irq_desc *desc)
11462306a36Sopenharmony_ci{
11562306a36Sopenharmony_ci	u32 irq_pending;
11662306a36Sopenharmony_ci	unsigned int irq_num;
11762306a36Sopenharmony_ci	unsigned int pic = desc->irq_data.irq - 1;
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	irq_pending = gfpic_read(pic, GFPIC_REG_IRQ_PENDING);
12062306a36Sopenharmony_ci	irq_num = IRQ_USER + pic * 32;
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	do {
12362306a36Sopenharmony_ci		if (irq_pending & 1)
12462306a36Sopenharmony_ci			generic_handle_irq(irq_num);
12562306a36Sopenharmony_ci		++irq_num;
12662306a36Sopenharmony_ci		irq_pending >>= 1;
12762306a36Sopenharmony_ci	} while (irq_pending);
12862306a36Sopenharmony_ci}
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_civoid __init virt_init_IRQ(void)
13162306a36Sopenharmony_ci{
13262306a36Sopenharmony_ci	unsigned int i;
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	m68k_setup_irq_controller(&virt_irq_chip, handle_simple_irq, IRQ_USER,
13562306a36Sopenharmony_ci				  NUM_VIRT_SOURCES - IRQ_USER);
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	for (i = 0; i < 6; i++) {
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci		picres[i] = (struct resource)
14062306a36Sopenharmony_ci		    DEFINE_RES_MEM_NAMED(virt_bi_data.pic.mmio + i * 0x1000,
14162306a36Sopenharmony_ci					 0x1000, picname[i]);
14262306a36Sopenharmony_ci		if (request_resource(&iomem_resource, &picres[i])) {
14362306a36Sopenharmony_ci			pr_err("Cannot allocate %s resource\n", picname[i]);
14462306a36Sopenharmony_ci			return;
14562306a36Sopenharmony_ci		}
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci		irq_set_chained_handler(virt_bi_data.pic.irq + i,
14862306a36Sopenharmony_ci					goldfish_pic_irq);
14962306a36Sopenharmony_ci	}
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	if (request_irq(IRQ_AUTO_7, virt_nmi_handler, 0, "NMI",
15262306a36Sopenharmony_ci			virt_nmi_handler))
15362306a36Sopenharmony_ci		pr_err("Couldn't register NMI\n");
15462306a36Sopenharmony_ci}
155