162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci/****************************************************************************/ 362306a36Sopenharmony_ci 462306a36Sopenharmony_ci/* 562306a36Sopenharmony_ci * m5407sim.h -- ColdFire 5407 System Integration Module support. 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * (C) Copyright 2000, Lineo (www.lineo.com) 862306a36Sopenharmony_ci * (C) Copyright 1999, Moreton Bay Ventures Pty Ltd. 962306a36Sopenharmony_ci * 1062306a36Sopenharmony_ci * Modified by David W. Miller for the MCF5307 Eval Board. 1162306a36Sopenharmony_ci */ 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci/****************************************************************************/ 1462306a36Sopenharmony_ci#ifndef m5407sim_h 1562306a36Sopenharmony_ci#define m5407sim_h 1662306a36Sopenharmony_ci/****************************************************************************/ 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#define CPU_NAME "COLDFIRE(m5407)" 1962306a36Sopenharmony_ci#define CPU_INSTR_PER_JIFFY 3 2062306a36Sopenharmony_ci#define MCF_BUSCLK (MCF_CLK / 2) 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#include <asm/m54xxacr.h> 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci/* 2562306a36Sopenharmony_ci * Define the 5407 SIM register set addresses. 2662306a36Sopenharmony_ci */ 2762306a36Sopenharmony_ci#define MCFSIM_RSR (MCF_MBAR + 0x00) /* Reset Status */ 2862306a36Sopenharmony_ci#define MCFSIM_SYPCR (MCF_MBAR + 0x01) /* System Protection */ 2962306a36Sopenharmony_ci#define MCFSIM_SWIVR (MCF_MBAR + 0x02) /* SW Watchdog intr */ 3062306a36Sopenharmony_ci#define MCFSIM_SWSR (MCF_MBAR + 0x03) /* SW Watchdog service*/ 3162306a36Sopenharmony_ci#define MCFSIM_PAR (MCF_MBAR + 0x04) /* Pin Assignment */ 3262306a36Sopenharmony_ci#define MCFSIM_IRQPAR (MCF_MBAR + 0x06) /* Intr Assignment */ 3362306a36Sopenharmony_ci#define MCFSIM_PLLCR (MCF_MBAR + 0x08) /* PLL Ctrl */ 3462306a36Sopenharmony_ci#define MCFSIM_MPARK (MCF_MBAR + 0x0C) /* BUS Master Ctrl */ 3562306a36Sopenharmony_ci#define MCFSIM_IPR (MCF_MBAR + 0x40) /* Interrupt Pending */ 3662306a36Sopenharmony_ci#define MCFSIM_IMR (MCF_MBAR + 0x44) /* Interrupt Mask */ 3762306a36Sopenharmony_ci#define MCFSIM_AVR (MCF_MBAR + 0x4b) /* Autovector Ctrl */ 3862306a36Sopenharmony_ci#define MCFSIM_ICR0 (MCF_MBAR + 0x4c) /* Intr Ctrl reg 0 */ 3962306a36Sopenharmony_ci#define MCFSIM_ICR1 (MCF_MBAR + 0x4d) /* Intr Ctrl reg 1 */ 4062306a36Sopenharmony_ci#define MCFSIM_ICR2 (MCF_MBAR + 0x4e) /* Intr Ctrl reg 2 */ 4162306a36Sopenharmony_ci#define MCFSIM_ICR3 (MCF_MBAR + 0x4f) /* Intr Ctrl reg 3 */ 4262306a36Sopenharmony_ci#define MCFSIM_ICR4 (MCF_MBAR + 0x50) /* Intr Ctrl reg 4 */ 4362306a36Sopenharmony_ci#define MCFSIM_ICR5 (MCF_MBAR + 0x51) /* Intr Ctrl reg 5 */ 4462306a36Sopenharmony_ci#define MCFSIM_ICR6 (MCF_MBAR + 0x52) /* Intr Ctrl reg 6 */ 4562306a36Sopenharmony_ci#define MCFSIM_ICR7 (MCF_MBAR + 0x53) /* Intr Ctrl reg 7 */ 4662306a36Sopenharmony_ci#define MCFSIM_ICR8 (MCF_MBAR + 0x54) /* Intr Ctrl reg 8 */ 4762306a36Sopenharmony_ci#define MCFSIM_ICR9 (MCF_MBAR + 0x55) /* Intr Ctrl reg 9 */ 4862306a36Sopenharmony_ci#define MCFSIM_ICR10 (MCF_MBAR + 0x56) /* Intr Ctrl reg 10 */ 4962306a36Sopenharmony_ci#define MCFSIM_ICR11 (MCF_MBAR + 0x57) /* Intr Ctrl reg 11 */ 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci#define MCFSIM_CSAR0 (MCF_MBAR + 0x80) /* CS 0 Address reg */ 5262306a36Sopenharmony_ci#define MCFSIM_CSMR0 (MCF_MBAR + 0x84) /* CS 0 Mask reg */ 5362306a36Sopenharmony_ci#define MCFSIM_CSCR0 (MCF_MBAR + 0x8a) /* CS 0 Control reg */ 5462306a36Sopenharmony_ci#define MCFSIM_CSAR1 (MCF_MBAR + 0x8c) /* CS 1 Address reg */ 5562306a36Sopenharmony_ci#define MCFSIM_CSMR1 (MCF_MBAR + 0x90) /* CS 1 Mask reg */ 5662306a36Sopenharmony_ci#define MCFSIM_CSCR1 (MCF_MBAR + 0x96) /* CS 1 Control reg */ 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci#define MCFSIM_CSAR2 (MCF_MBAR + 0x98) /* CS 2 Address reg */ 5962306a36Sopenharmony_ci#define MCFSIM_CSMR2 (MCF_MBAR + 0x9c) /* CS 2 Mask reg */ 6062306a36Sopenharmony_ci#define MCFSIM_CSCR2 (MCF_MBAR + 0xa2) /* CS 2 Control reg */ 6162306a36Sopenharmony_ci#define MCFSIM_CSAR3 (MCF_MBAR + 0xa4) /* CS 3 Address reg */ 6262306a36Sopenharmony_ci#define MCFSIM_CSMR3 (MCF_MBAR + 0xa8) /* CS 3 Mask reg */ 6362306a36Sopenharmony_ci#define MCFSIM_CSCR3 (MCF_MBAR + 0xae) /* CS 3 Control reg */ 6462306a36Sopenharmony_ci#define MCFSIM_CSAR4 (MCF_MBAR + 0xb0) /* CS 4 Address reg */ 6562306a36Sopenharmony_ci#define MCFSIM_CSMR4 (MCF_MBAR + 0xb4) /* CS 4 Mask reg */ 6662306a36Sopenharmony_ci#define MCFSIM_CSCR4 (MCF_MBAR + 0xba) /* CS 4 Control reg */ 6762306a36Sopenharmony_ci#define MCFSIM_CSAR5 (MCF_MBAR + 0xbc) /* CS 5 Address reg */ 6862306a36Sopenharmony_ci#define MCFSIM_CSMR5 (MCF_MBAR + 0xc0) /* CS 5 Mask reg */ 6962306a36Sopenharmony_ci#define MCFSIM_CSCR5 (MCF_MBAR + 0xc6) /* CS 5 Control reg */ 7062306a36Sopenharmony_ci#define MCFSIM_CSAR6 (MCF_MBAR + 0xc8) /* CS 6 Address reg */ 7162306a36Sopenharmony_ci#define MCFSIM_CSMR6 (MCF_MBAR + 0xcc) /* CS 6 Mask reg */ 7262306a36Sopenharmony_ci#define MCFSIM_CSCR6 (MCF_MBAR + 0xd2) /* CS 6 Control reg */ 7362306a36Sopenharmony_ci#define MCFSIM_CSAR7 (MCF_MBAR + 0xd4) /* CS 7 Address reg */ 7462306a36Sopenharmony_ci#define MCFSIM_CSMR7 (MCF_MBAR + 0xd8) /* CS 7 Mask reg */ 7562306a36Sopenharmony_ci#define MCFSIM_CSCR7 (MCF_MBAR + 0xde) /* CS 7 Control reg */ 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci#define MCFSIM_DCR (MCF_MBAR + 0x100) /* DRAM Control */ 7862306a36Sopenharmony_ci#define MCFSIM_DACR0 (MCF_MBAR + 0x108) /* DRAM 0 Addr/Ctrl */ 7962306a36Sopenharmony_ci#define MCFSIM_DMR0 (MCF_MBAR + 0x10c) /* DRAM 0 Mask */ 8062306a36Sopenharmony_ci#define MCFSIM_DACR1 (MCF_MBAR + 0x110) /* DRAM 1 Addr/Ctrl */ 8162306a36Sopenharmony_ci#define MCFSIM_DMR1 (MCF_MBAR + 0x114) /* DRAM 1 Mask */ 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci/* 8462306a36Sopenharmony_ci * Timer module. 8562306a36Sopenharmony_ci */ 8662306a36Sopenharmony_ci#define MCFTIMER_BASE1 (MCF_MBAR + 0x140) /* Base of TIMER1 */ 8762306a36Sopenharmony_ci#define MCFTIMER_BASE2 (MCF_MBAR + 0x180) /* Base of TIMER2 */ 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci#define MCFUART_BASE0 (MCF_MBAR + 0x1c0) /* Base address UART0 */ 9062306a36Sopenharmony_ci#define MCFUART_BASE1 (MCF_MBAR + 0x200) /* Base address UART1 */ 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci#define MCFSIM_PADDR (MCF_MBAR + 0x244) 9362306a36Sopenharmony_ci#define MCFSIM_PADAT (MCF_MBAR + 0x248) 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci/* 9662306a36Sopenharmony_ci * DMA unit base addresses. 9762306a36Sopenharmony_ci */ 9862306a36Sopenharmony_ci#define MCFDMA_BASE0 (MCF_MBAR + 0x300) /* Base address DMA 0 */ 9962306a36Sopenharmony_ci#define MCFDMA_BASE1 (MCF_MBAR + 0x340) /* Base address DMA 1 */ 10062306a36Sopenharmony_ci#define MCFDMA_BASE2 (MCF_MBAR + 0x380) /* Base address DMA 2 */ 10162306a36Sopenharmony_ci#define MCFDMA_BASE3 (MCF_MBAR + 0x3C0) /* Base address DMA 3 */ 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci/* 10462306a36Sopenharmony_ci * Generic GPIO support 10562306a36Sopenharmony_ci */ 10662306a36Sopenharmony_ci#define MCFGPIO_PIN_MAX 16 10762306a36Sopenharmony_ci#define MCFGPIO_IRQ_MAX -1 10862306a36Sopenharmony_ci#define MCFGPIO_IRQ_VECBASE -1 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci/* 11162306a36Sopenharmony_ci * Some symbol defines for the above... 11262306a36Sopenharmony_ci */ 11362306a36Sopenharmony_ci#define MCFSIM_SWDICR MCFSIM_ICR0 /* Watchdog timer ICR */ 11462306a36Sopenharmony_ci#define MCFSIM_TIMER1ICR MCFSIM_ICR1 /* Timer 1 ICR */ 11562306a36Sopenharmony_ci#define MCFSIM_TIMER2ICR MCFSIM_ICR2 /* Timer 2 ICR */ 11662306a36Sopenharmony_ci#define MCFSIM_I2CICR MCFSIM_ICR3 /* I2C ICR */ 11762306a36Sopenharmony_ci#define MCFSIM_UART1ICR MCFSIM_ICR4 /* UART 1 ICR */ 11862306a36Sopenharmony_ci#define MCFSIM_UART2ICR MCFSIM_ICR5 /* UART 2 ICR */ 11962306a36Sopenharmony_ci#define MCFSIM_DMA0ICR MCFSIM_ICR6 /* DMA 0 ICR */ 12062306a36Sopenharmony_ci#define MCFSIM_DMA1ICR MCFSIM_ICR7 /* DMA 1 ICR */ 12162306a36Sopenharmony_ci#define MCFSIM_DMA2ICR MCFSIM_ICR8 /* DMA 2 ICR */ 12262306a36Sopenharmony_ci#define MCFSIM_DMA3ICR MCFSIM_ICR9 /* DMA 3 ICR */ 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci/* 12562306a36Sopenharmony_ci * Some symbol defines for the Parallel Port Pin Assignment Register 12662306a36Sopenharmony_ci */ 12762306a36Sopenharmony_ci#define MCFSIM_PAR_DREQ0 0x40 /* Set to select DREQ0 input */ 12862306a36Sopenharmony_ci /* Clear to select par I/O */ 12962306a36Sopenharmony_ci#define MCFSIM_PAR_DREQ1 0x20 /* Select DREQ1 input */ 13062306a36Sopenharmony_ci /* Clear to select par I/O */ 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci/* 13362306a36Sopenharmony_ci * Defines for the IRQPAR Register 13462306a36Sopenharmony_ci */ 13562306a36Sopenharmony_ci#define IRQ5_LEVEL4 0x80 13662306a36Sopenharmony_ci#define IRQ3_LEVEL6 0x40 13762306a36Sopenharmony_ci#define IRQ1_LEVEL2 0x20 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci/* 14062306a36Sopenharmony_ci * Define system peripheral IRQ usage. 14162306a36Sopenharmony_ci */ 14262306a36Sopenharmony_ci#define MCF_IRQ_I2C0 29 /* I2C, Level 5 */ 14362306a36Sopenharmony_ci#define MCF_IRQ_TIMER 30 /* Timer0, Level 6 */ 14462306a36Sopenharmony_ci#define MCF_IRQ_PROFILER 31 /* Timer1, Level 7 */ 14562306a36Sopenharmony_ci#define MCF_IRQ_UART0 73 /* UART0 */ 14662306a36Sopenharmony_ci#define MCF_IRQ_UART1 74 /* UART1 */ 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci/* 14962306a36Sopenharmony_ci * I2C module 15062306a36Sopenharmony_ci */ 15162306a36Sopenharmony_ci#define MCFI2C_BASE0 (MCF_MBAR + 0x280) 15262306a36Sopenharmony_ci#define MCFI2C_SIZE0 0x40 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci/****************************************************************************/ 15562306a36Sopenharmony_ci#endif /* m5407sim_h */ 156