162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci** linux/atarihw.h -- This header defines some macros and pointers for
362306a36Sopenharmony_ci**                    the various Atari custom hardware registers.
462306a36Sopenharmony_ci**
562306a36Sopenharmony_ci** Copyright 1994 by Björn Brauel
662306a36Sopenharmony_ci**
762306a36Sopenharmony_ci** 5/1/94 Roman Hodek:
862306a36Sopenharmony_ci**   Added definitions for TT specific chips.
962306a36Sopenharmony_ci**
1062306a36Sopenharmony_ci** 1996-09-13 lars brinkhoff <f93labr@dd.chalmers.se>:
1162306a36Sopenharmony_ci**   Finally added definitions for the matrix/codec and the DSP56001 host
1262306a36Sopenharmony_ci**   interface.
1362306a36Sopenharmony_ci**
1462306a36Sopenharmony_ci** This file is subject to the terms and conditions of the GNU General Public
1562306a36Sopenharmony_ci** License.  See the file COPYING in the main directory of this archive
1662306a36Sopenharmony_ci** for more details.
1762306a36Sopenharmony_ci**
1862306a36Sopenharmony_ci*/
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#ifndef _LINUX_ATARIHW_H_
2162306a36Sopenharmony_ci#define _LINUX_ATARIHW_H_
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#include <linux/types.h>
2462306a36Sopenharmony_ci#include <asm/bootinfo-atari.h>
2562306a36Sopenharmony_ci#include <asm/kmap.h>
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ciextern u_long atari_mch_cookie;
2862306a36Sopenharmony_ciextern u_long atari_mch_type;
2962306a36Sopenharmony_ciextern u_long atari_switches;
3062306a36Sopenharmony_ciextern int atari_rtc_year_offset;
3162306a36Sopenharmony_ciextern int atari_dont_touch_floppy_select;
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ciextern int atari_SCC_reset_done;
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ciextern ssize_t atari_nvram_read(char *, size_t, loff_t *);
3662306a36Sopenharmony_ciextern ssize_t atari_nvram_write(char *, size_t, loff_t *);
3762306a36Sopenharmony_ciextern ssize_t atari_nvram_get_size(void);
3862306a36Sopenharmony_ciextern long atari_nvram_set_checksum(void);
3962306a36Sopenharmony_ciextern long atari_nvram_initialize(void);
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci/* convenience macros for testing machine type */
4262306a36Sopenharmony_ci#define MACH_IS_ST	((atari_mch_cookie >> 16) == ATARI_MCH_ST)
4362306a36Sopenharmony_ci#define MACH_IS_STE	((atari_mch_cookie >> 16) == ATARI_MCH_STE && \
4462306a36Sopenharmony_ci			 (atari_mch_cookie & 0xffff) == 0)
4562306a36Sopenharmony_ci#define MACH_IS_MSTE	((atari_mch_cookie >> 16) == ATARI_MCH_STE && \
4662306a36Sopenharmony_ci			 (atari_mch_cookie & 0xffff) == 0x10)
4762306a36Sopenharmony_ci#define MACH_IS_TT	((atari_mch_cookie >> 16) == ATARI_MCH_TT)
4862306a36Sopenharmony_ci#define MACH_IS_FALCON	((atari_mch_cookie >> 16) == ATARI_MCH_FALCON)
4962306a36Sopenharmony_ci#define MACH_IS_MEDUSA	(atari_mch_type == ATARI_MACH_MEDUSA)
5062306a36Sopenharmony_ci#define MACH_IS_AB40	(atari_mch_type == ATARI_MACH_AB40)
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci/* values for atari_switches */
5362306a36Sopenharmony_ci#define ATARI_SWITCH_IKBD	0x01
5462306a36Sopenharmony_ci#define ATARI_SWITCH_MIDI	0x02
5562306a36Sopenharmony_ci#define ATARI_SWITCH_SND6	0x04
5662306a36Sopenharmony_ci#define ATARI_SWITCH_SND7	0x08
5762306a36Sopenharmony_ci#define ATARI_SWITCH_OVSC_SHIFT	16
5862306a36Sopenharmony_ci#define ATARI_SWITCH_OVSC_IKBD	(ATARI_SWITCH_IKBD << ATARI_SWITCH_OVSC_SHIFT)
5962306a36Sopenharmony_ci#define ATARI_SWITCH_OVSC_MIDI	(ATARI_SWITCH_MIDI << ATARI_SWITCH_OVSC_SHIFT)
6062306a36Sopenharmony_ci#define ATARI_SWITCH_OVSC_SND6	(ATARI_SWITCH_SND6 << ATARI_SWITCH_OVSC_SHIFT)
6162306a36Sopenharmony_ci#define ATARI_SWITCH_OVSC_SND7	(ATARI_SWITCH_SND7 << ATARI_SWITCH_OVSC_SHIFT)
6262306a36Sopenharmony_ci#define ATARI_SWITCH_OVSC_MASK	0xffff0000
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci/*
6562306a36Sopenharmony_ci * Define several Hardware-Chips for indication so that for the ATARI we do
6662306a36Sopenharmony_ci * no longer decide whether it is a Falcon or other machine . It's just
6762306a36Sopenharmony_ci * important what hardware the machine uses
6862306a36Sopenharmony_ci */
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci/* ++roman 08/08/95: rewritten from ORing constants to a C bitfield */
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci#define ATARIHW_DECLARE(name)	unsigned name : 1
7362306a36Sopenharmony_ci#define ATARIHW_SET(name)	(atari_hw_present.name = 1)
7462306a36Sopenharmony_ci#define ATARIHW_PRESENT(name)	(atari_hw_present.name)
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_cistruct atari_hw_present {
7762306a36Sopenharmony_ci    /* video hardware */
7862306a36Sopenharmony_ci    ATARIHW_DECLARE(STND_SHIFTER);	/* ST-Shifter - no base low ! */
7962306a36Sopenharmony_ci    ATARIHW_DECLARE(EXTD_SHIFTER);	/* STe-Shifter - 24 bit address */
8062306a36Sopenharmony_ci    ATARIHW_DECLARE(TT_SHIFTER);	/* TT-Shifter */
8162306a36Sopenharmony_ci    ATARIHW_DECLARE(VIDEL_SHIFTER);	/* Falcon-Shifter */
8262306a36Sopenharmony_ci    /* sound hardware */
8362306a36Sopenharmony_ci    ATARIHW_DECLARE(YM_2149);		/* Yamaha YM 2149 */
8462306a36Sopenharmony_ci    ATARIHW_DECLARE(PCM_8BIT);		/* PCM-Sound in STe-ATARI */
8562306a36Sopenharmony_ci    ATARIHW_DECLARE(CODEC);		/* CODEC Sound (Falcon) */
8662306a36Sopenharmony_ci    /* disk storage interfaces */
8762306a36Sopenharmony_ci    ATARIHW_DECLARE(TT_SCSI);		/* Directly mapped NCR5380 */
8862306a36Sopenharmony_ci    ATARIHW_DECLARE(ST_SCSI);		/* NCR5380 via ST-DMA (Falcon) */
8962306a36Sopenharmony_ci    ATARIHW_DECLARE(ACSI);		/* Standard ACSI like in STs */
9062306a36Sopenharmony_ci    ATARIHW_DECLARE(IDE);		/* IDE Interface */
9162306a36Sopenharmony_ci    ATARIHW_DECLARE(FDCSPEED);		/* 8/16 MHz switch for FDC */
9262306a36Sopenharmony_ci    /* other I/O hardware */
9362306a36Sopenharmony_ci    ATARIHW_DECLARE(ST_MFP);		/* The ST-MFP (there should be no Atari
9462306a36Sopenharmony_ci					   without it... but who knows?) */
9562306a36Sopenharmony_ci    ATARIHW_DECLARE(TT_MFP);		/* 2nd MFP */
9662306a36Sopenharmony_ci    ATARIHW_DECLARE(SCC);		/* Serial Communications Contr. */
9762306a36Sopenharmony_ci    ATARIHW_DECLARE(ST_ESCC);		/* SCC Z83230 in an ST */
9862306a36Sopenharmony_ci    ATARIHW_DECLARE(ANALOG_JOY);	/* Paddle Interface for STe
9962306a36Sopenharmony_ci					   and Falcon */
10062306a36Sopenharmony_ci    ATARIHW_DECLARE(MICROWIRE);		/* Microwire Interface */
10162306a36Sopenharmony_ci    /* DMA */
10262306a36Sopenharmony_ci    ATARIHW_DECLARE(STND_DMA);		/* 24 Bit limited ST-DMA */
10362306a36Sopenharmony_ci    ATARIHW_DECLARE(EXTD_DMA);		/* 32 Bit ST-DMA */
10462306a36Sopenharmony_ci    ATARIHW_DECLARE(SCSI_DMA);		/* DMA for the NCR5380 */
10562306a36Sopenharmony_ci    ATARIHW_DECLARE(SCC_DMA);		/* DMA for the SCC */
10662306a36Sopenharmony_ci    /* real time clocks */
10762306a36Sopenharmony_ci    ATARIHW_DECLARE(TT_CLK);		/* TT compatible clock chip */
10862306a36Sopenharmony_ci    ATARIHW_DECLARE(MSTE_CLK);		/* Mega ST(E) clock chip */
10962306a36Sopenharmony_ci    /* supporting hardware */
11062306a36Sopenharmony_ci    ATARIHW_DECLARE(SCU);		/* System Control Unit */
11162306a36Sopenharmony_ci    ATARIHW_DECLARE(BLITTER);		/* Blitter */
11262306a36Sopenharmony_ci    ATARIHW_DECLARE(VME);		/* VME Bus */
11362306a36Sopenharmony_ci    ATARIHW_DECLARE(DSP56K);		/* DSP56k processor in Falcon */
11462306a36Sopenharmony_ci};
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ciextern struct atari_hw_present atari_hw_present;
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci/* Reading the MFP port register gives a machine independent delay, since the
12062306a36Sopenharmony_ci * MFP always has a 8 MHz clock. This avoids problems with the varying length
12162306a36Sopenharmony_ci * of nops on various machines. Somebody claimed that the tstb takes 600 ns.
12262306a36Sopenharmony_ci */
12362306a36Sopenharmony_ci#define	MFPDELAY() \
12462306a36Sopenharmony_ci	__asm__ __volatile__ ( "tstb %0" : : "m" (st_mfp.par_dt_reg) : "cc" );
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci/* Do cache push/invalidate for DMA read/write. This function obeys the
12762306a36Sopenharmony_ci * snooping on some machines (Medusa) and processors: The Medusa itself can
12862306a36Sopenharmony_ci * snoop, but only the '040 can source data from its cache to DMA writes i.e.,
12962306a36Sopenharmony_ci * reads from memory). Both '040 and '060 invalidate cache entries on snooped
13062306a36Sopenharmony_ci * DMA reads (i.e., writes to memory).
13162306a36Sopenharmony_ci */
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci#include <linux/mm.h>
13562306a36Sopenharmony_ci#include <asm/cacheflush.h>
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic inline void dma_cache_maintenance( unsigned long paddr,
13862306a36Sopenharmony_ci					  unsigned long len,
13962306a36Sopenharmony_ci					  int writeflag )
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci{
14262306a36Sopenharmony_ci	if (writeflag) {
14362306a36Sopenharmony_ci		if (!MACH_IS_MEDUSA || CPU_IS_060)
14462306a36Sopenharmony_ci			cache_push( paddr, len );
14562306a36Sopenharmony_ci	}
14662306a36Sopenharmony_ci	else {
14762306a36Sopenharmony_ci		if (!MACH_IS_MEDUSA)
14862306a36Sopenharmony_ci			cache_clear( paddr, len );
14962306a36Sopenharmony_ci	}
15062306a36Sopenharmony_ci}
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci/*
15462306a36Sopenharmony_ci** Shifter
15562306a36Sopenharmony_ci */
15662306a36Sopenharmony_ci#define ST_LOW  0
15762306a36Sopenharmony_ci#define ST_MID  1
15862306a36Sopenharmony_ci#define ST_HIGH 2
15962306a36Sopenharmony_ci#define TT_LOW  7
16062306a36Sopenharmony_ci#define TT_MID  4
16162306a36Sopenharmony_ci#define TT_HIGH 6
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci#define SHF_BAS (0xffff8200)
16462306a36Sopenharmony_cistruct SHIFTER_ST
16562306a36Sopenharmony_ci {
16662306a36Sopenharmony_ci	u_char pad1;
16762306a36Sopenharmony_ci	u_char bas_hi;
16862306a36Sopenharmony_ci	u_char pad2;
16962306a36Sopenharmony_ci	u_char bas_md;
17062306a36Sopenharmony_ci	u_char pad3;
17162306a36Sopenharmony_ci	u_char volatile vcounthi;
17262306a36Sopenharmony_ci	u_char pad4;
17362306a36Sopenharmony_ci	u_char volatile vcountmid;
17462306a36Sopenharmony_ci	u_char pad5;
17562306a36Sopenharmony_ci	u_char volatile vcountlow;
17662306a36Sopenharmony_ci	u_char volatile syncmode;
17762306a36Sopenharmony_ci	u_char pad6;
17862306a36Sopenharmony_ci	u_char pad7;
17962306a36Sopenharmony_ci	u_char bas_lo;
18062306a36Sopenharmony_ci };
18162306a36Sopenharmony_ci# define shifter_st ((*(volatile struct SHIFTER_ST *)SHF_BAS))
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci#define SHF_FBAS (0xffff820e)
18462306a36Sopenharmony_cistruct SHIFTER_F030
18562306a36Sopenharmony_ci {
18662306a36Sopenharmony_ci  u_short off_next;
18762306a36Sopenharmony_ci  u_short scn_width;
18862306a36Sopenharmony_ci };
18962306a36Sopenharmony_ci# define shifter_f030 ((*(volatile struct SHIFTER_F030 *)SHF_FBAS))
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci#define	SHF_TBAS (0xffff8200)
19362306a36Sopenharmony_cistruct SHIFTER_TT {
19462306a36Sopenharmony_ci	u_char	char_dummy0;
19562306a36Sopenharmony_ci	u_char	bas_hi;			/* video mem base addr, high and mid byte */
19662306a36Sopenharmony_ci	u_char	char_dummy1;
19762306a36Sopenharmony_ci	u_char	bas_md;
19862306a36Sopenharmony_ci	u_char	char_dummy2;
19962306a36Sopenharmony_ci	u_char	vcount_hi;		/* pointer to currently displayed byte */
20062306a36Sopenharmony_ci	u_char	char_dummy3;
20162306a36Sopenharmony_ci	u_char	vcount_md;
20262306a36Sopenharmony_ci	u_char	char_dummy4;
20362306a36Sopenharmony_ci	u_char	vcount_lo;
20462306a36Sopenharmony_ci	u_short	st_sync;		/* ST compatible sync mode register, unused */
20562306a36Sopenharmony_ci	u_char	char_dummy5;
20662306a36Sopenharmony_ci	u_char	bas_lo;			/* video mem addr, low byte */
20762306a36Sopenharmony_ci	u_char	char_dummy6[2+3*16];
20862306a36Sopenharmony_ci	/* $ffff8240: */
20962306a36Sopenharmony_ci	u_short	color_reg[16];	/* 16 color registers */
21062306a36Sopenharmony_ci	u_char	st_shiftmode;	/* ST compatible shift mode register, unused */
21162306a36Sopenharmony_ci	u_char  char_dummy7;
21262306a36Sopenharmony_ci	u_short tt_shiftmode;	/* TT shift mode register */
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci};
21662306a36Sopenharmony_ci#define	shifter_tt	((*(volatile struct SHIFTER_TT *)SHF_TBAS))
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci/* values for shifter_tt->tt_shiftmode */
21962306a36Sopenharmony_ci#define	TT_SHIFTER_STLOW		0x0000
22062306a36Sopenharmony_ci#define	TT_SHIFTER_STMID		0x0100
22162306a36Sopenharmony_ci#define	TT_SHIFTER_STHIGH		0x0200
22262306a36Sopenharmony_ci#define	TT_SHIFTER_TTLOW		0x0700
22362306a36Sopenharmony_ci#define	TT_SHIFTER_TTMID		0x0400
22462306a36Sopenharmony_ci#define	TT_SHIFTER_TTHIGH		0x0600
22562306a36Sopenharmony_ci#define	TT_SHIFTER_MODEMASK	0x0700
22662306a36Sopenharmony_ci#define TT_SHIFTER_NUMMODE	0x0008
22762306a36Sopenharmony_ci#define	TT_SHIFTER_PALETTE_MASK	0x000f
22862306a36Sopenharmony_ci#define	TT_SHIFTER_GRAYMODE		0x1000
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci/* 256 TT palette registers */
23162306a36Sopenharmony_ci#define	TT_PALETTE_BASE	(0xffff8400)
23262306a36Sopenharmony_ci#define	tt_palette	((volatile u_short *)TT_PALETTE_BASE)
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci#define	TT_PALETTE_RED_MASK		0x0f00
23562306a36Sopenharmony_ci#define	TT_PALETTE_GREEN_MASK	0x00f0
23662306a36Sopenharmony_ci#define	TT_PALETTE_BLUE_MASK	0x000f
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci/*
23962306a36Sopenharmony_ci** Falcon030 VIDEL Video Controller
24062306a36Sopenharmony_ci** for description see File 'linux\tools\atari\hardware.txt
24162306a36Sopenharmony_ci */
24262306a36Sopenharmony_ci#define f030_col ((u_long *)		0xffff9800)
24362306a36Sopenharmony_ci#define f030_xreg ((u_short*)		0xffff8282)
24462306a36Sopenharmony_ci#define f030_yreg ((u_short*)		0xffff82a2)
24562306a36Sopenharmony_ci#define f030_creg ((u_short*)		0xffff82c0)
24662306a36Sopenharmony_ci#define f030_sreg ((u_short*)		0xffff8260)
24762306a36Sopenharmony_ci#define f030_mreg ((u_short*)		0xffff820a)
24862306a36Sopenharmony_ci#define f030_linewidth ((u_short*)      0xffff820e)
24962306a36Sopenharmony_ci#define f030_hscroll ((u_char*)		0xffff8265)
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci#define VIDEL_BAS (0xffff8260)
25262306a36Sopenharmony_cistruct VIDEL {
25362306a36Sopenharmony_ci	u_short st_shift;
25462306a36Sopenharmony_ci	u_short pad1;
25562306a36Sopenharmony_ci	u_char  xoffset_s;
25662306a36Sopenharmony_ci	u_char  xoffset;
25762306a36Sopenharmony_ci	u_short f_shift;
25862306a36Sopenharmony_ci	u_char  pad2[0x1a];
25962306a36Sopenharmony_ci	u_short hht;
26062306a36Sopenharmony_ci	u_short hbb;
26162306a36Sopenharmony_ci	u_short hbe;
26262306a36Sopenharmony_ci	u_short hdb;
26362306a36Sopenharmony_ci	u_short hde;
26462306a36Sopenharmony_ci	u_short hss;
26562306a36Sopenharmony_ci	u_char  pad3[0x14];
26662306a36Sopenharmony_ci	u_short vft;
26762306a36Sopenharmony_ci	u_short vbb;
26862306a36Sopenharmony_ci	u_short vbe;
26962306a36Sopenharmony_ci	u_short vdb;
27062306a36Sopenharmony_ci	u_short vde;
27162306a36Sopenharmony_ci	u_short vss;
27262306a36Sopenharmony_ci	u_char  pad4[0x12];
27362306a36Sopenharmony_ci	u_short control;
27462306a36Sopenharmony_ci	u_short mode;
27562306a36Sopenharmony_ci};
27662306a36Sopenharmony_ci#define	videl	((*(volatile struct VIDEL *)VIDEL_BAS))
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci/*
27962306a36Sopenharmony_ci** DMA/WD1772 Disk Controller
28062306a36Sopenharmony_ci */
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci#define FWD_BAS (0xffff8604)
28362306a36Sopenharmony_cistruct DMA_WD
28462306a36Sopenharmony_ci {
28562306a36Sopenharmony_ci  u_short fdc_acces_seccount;
28662306a36Sopenharmony_ci  u_short dma_mode_status;
28762306a36Sopenharmony_ci  u_char dma_vhi;	/* Some extended ST-DMAs can handle 32 bit addresses */
28862306a36Sopenharmony_ci  u_char dma_hi;
28962306a36Sopenharmony_ci  u_char char_dummy2;
29062306a36Sopenharmony_ci  u_char dma_md;
29162306a36Sopenharmony_ci  u_char char_dummy3;
29262306a36Sopenharmony_ci  u_char dma_lo;
29362306a36Sopenharmony_ci  u_short fdc_speed;
29462306a36Sopenharmony_ci };
29562306a36Sopenharmony_ci# define dma_wd ((*(volatile struct DMA_WD *)FWD_BAS))
29662306a36Sopenharmony_ci/* alias */
29762306a36Sopenharmony_ci#define	st_dma dma_wd
29862306a36Sopenharmony_ci/* The two highest bytes of an extended DMA as a short; this is a must
29962306a36Sopenharmony_ci * for the Medusa.
30062306a36Sopenharmony_ci */
30162306a36Sopenharmony_ci#define st_dma_ext_dmahi (*((volatile unsigned short *)0xffff8608))
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci/*
30462306a36Sopenharmony_ci** YM2149 Sound Chip
30562306a36Sopenharmony_ci** access in bytes
30662306a36Sopenharmony_ci */
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci#define YM_BAS (0xffff8800)
30962306a36Sopenharmony_cistruct SOUND_YM
31062306a36Sopenharmony_ci {
31162306a36Sopenharmony_ci  u_char rd_data_reg_sel;
31262306a36Sopenharmony_ci  u_char char_dummy1;
31362306a36Sopenharmony_ci  u_char wd_data;
31462306a36Sopenharmony_ci };
31562306a36Sopenharmony_ci#define sound_ym ((*(volatile struct SOUND_YM *)YM_BAS))
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_ci/* TT SCSI DMA */
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci#define	TT_SCSI_DMA_BAS	(0xffff8700)
32062306a36Sopenharmony_cistruct TT_DMA {
32162306a36Sopenharmony_ci	u_char	char_dummy0;
32262306a36Sopenharmony_ci	u_char	dma_addr_hi;
32362306a36Sopenharmony_ci	u_char	char_dummy1;
32462306a36Sopenharmony_ci	u_char	dma_addr_hmd;
32562306a36Sopenharmony_ci	u_char	char_dummy2;
32662306a36Sopenharmony_ci	u_char	dma_addr_lmd;
32762306a36Sopenharmony_ci	u_char	char_dummy3;
32862306a36Sopenharmony_ci	u_char	dma_addr_lo;
32962306a36Sopenharmony_ci	u_char	char_dummy4;
33062306a36Sopenharmony_ci	u_char	dma_cnt_hi;
33162306a36Sopenharmony_ci	u_char	char_dummy5;
33262306a36Sopenharmony_ci	u_char	dma_cnt_hmd;
33362306a36Sopenharmony_ci	u_char	char_dummy6;
33462306a36Sopenharmony_ci	u_char	dma_cnt_lmd;
33562306a36Sopenharmony_ci	u_char	char_dummy7;
33662306a36Sopenharmony_ci	u_char	dma_cnt_lo;
33762306a36Sopenharmony_ci	u_long	dma_restdata;
33862306a36Sopenharmony_ci	u_short	dma_ctrl;
33962306a36Sopenharmony_ci};
34062306a36Sopenharmony_ci#define	tt_scsi_dma	((*(volatile struct TT_DMA *)TT_SCSI_DMA_BAS))
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_ci/* TT SCSI Controller 5380 */
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci#define	TT_5380_BAS	(0xffff8781)
34562306a36Sopenharmony_cistruct TT_5380 {
34662306a36Sopenharmony_ci	u_char	scsi_data;
34762306a36Sopenharmony_ci	u_char	char_dummy1;
34862306a36Sopenharmony_ci	u_char	scsi_icr;
34962306a36Sopenharmony_ci	u_char	char_dummy2;
35062306a36Sopenharmony_ci	u_char	scsi_mode;
35162306a36Sopenharmony_ci	u_char	char_dummy3;
35262306a36Sopenharmony_ci	u_char	scsi_tcr;
35362306a36Sopenharmony_ci	u_char	char_dummy4;
35462306a36Sopenharmony_ci	u_char	scsi_idstat;
35562306a36Sopenharmony_ci	u_char	char_dummy5;
35662306a36Sopenharmony_ci	u_char	scsi_dmastat;
35762306a36Sopenharmony_ci	u_char	char_dummy6;
35862306a36Sopenharmony_ci	u_char	scsi_targrcv;
35962306a36Sopenharmony_ci	u_char	char_dummy7;
36062306a36Sopenharmony_ci	u_char	scsi_inircv;
36162306a36Sopenharmony_ci};
36262306a36Sopenharmony_ci#define	tt_scsi			((*(volatile struct TT_5380 *)TT_5380_BAS))
36362306a36Sopenharmony_ci#define	tt_scsi_regp	((volatile char *)TT_5380_BAS)
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci/*
36762306a36Sopenharmony_ci** Falcon DMA Sound Subsystem
36862306a36Sopenharmony_ci */
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_ci#define MATRIX_BASE (0xffff8930)
37162306a36Sopenharmony_cistruct MATRIX
37262306a36Sopenharmony_ci{
37362306a36Sopenharmony_ci  u_short source;
37462306a36Sopenharmony_ci  u_short destination;
37562306a36Sopenharmony_ci  u_char external_frequency_divider;
37662306a36Sopenharmony_ci  u_char internal_frequency_divider;
37762306a36Sopenharmony_ci};
37862306a36Sopenharmony_ci#define falcon_matrix (*(volatile struct MATRIX *)MATRIX_BASE)
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci#define CODEC_BASE (0xffff8936)
38162306a36Sopenharmony_cistruct CODEC
38262306a36Sopenharmony_ci{
38362306a36Sopenharmony_ci  u_char tracks;
38462306a36Sopenharmony_ci  u_char input_source;
38562306a36Sopenharmony_ci#define CODEC_SOURCE_ADC        1
38662306a36Sopenharmony_ci#define CODEC_SOURCE_MATRIX     2
38762306a36Sopenharmony_ci  u_char adc_source;
38862306a36Sopenharmony_ci#define ADC_SOURCE_RIGHT_PSG    1
38962306a36Sopenharmony_ci#define ADC_SOURCE_LEFT_PSG     2
39062306a36Sopenharmony_ci  u_char gain;
39162306a36Sopenharmony_ci#define CODEC_GAIN_RIGHT        0x0f
39262306a36Sopenharmony_ci#define CODEC_GAIN_LEFT         0xf0
39362306a36Sopenharmony_ci  u_char attenuation;
39462306a36Sopenharmony_ci#define CODEC_ATTENUATION_RIGHT 0x0f
39562306a36Sopenharmony_ci#define CODEC_ATTENUATION_LEFT  0xf0
39662306a36Sopenharmony_ci  u_char unused1;
39762306a36Sopenharmony_ci  u_char status;
39862306a36Sopenharmony_ci#define CODEC_OVERFLOW_RIGHT    1
39962306a36Sopenharmony_ci#define CODEC_OVERFLOW_LEFT     2
40062306a36Sopenharmony_ci  u_char unused2, unused3, unused4, unused5;
40162306a36Sopenharmony_ci  u_char gpio_directions;
40262306a36Sopenharmony_ci#define CODEC_GPIO_IN           0
40362306a36Sopenharmony_ci#define CODEC_GPIO_OUT          1
40462306a36Sopenharmony_ci  u_char unused6;
40562306a36Sopenharmony_ci  u_char gpio_data;
40662306a36Sopenharmony_ci};
40762306a36Sopenharmony_ci#define falcon_codec (*(volatile struct CODEC *)CODEC_BASE)
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci/*
41062306a36Sopenharmony_ci** Falcon Blitter
41162306a36Sopenharmony_ci*/
41262306a36Sopenharmony_ci
41362306a36Sopenharmony_ci#define BLT_BAS (0xffff8a00)
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_cistruct BLITTER
41662306a36Sopenharmony_ci {
41762306a36Sopenharmony_ci  u_short halftone[16];
41862306a36Sopenharmony_ci  u_short src_x_inc;
41962306a36Sopenharmony_ci  u_short src_y_inc;
42062306a36Sopenharmony_ci  u_long src_address;
42162306a36Sopenharmony_ci  u_short endmask1;
42262306a36Sopenharmony_ci  u_short endmask2;
42362306a36Sopenharmony_ci  u_short endmask3;
42462306a36Sopenharmony_ci  u_short dst_x_inc;
42562306a36Sopenharmony_ci  u_short dst_y_inc;
42662306a36Sopenharmony_ci  u_long dst_address;
42762306a36Sopenharmony_ci  u_short wd_per_line;
42862306a36Sopenharmony_ci  u_short ln_per_bb;
42962306a36Sopenharmony_ci  u_short hlf_op_reg;
43062306a36Sopenharmony_ci  u_short log_op_reg;
43162306a36Sopenharmony_ci  u_short lin_nm_reg;
43262306a36Sopenharmony_ci  u_short skew_reg;
43362306a36Sopenharmony_ci };
43462306a36Sopenharmony_ci# define blitter ((*(volatile struct BLITTER *)BLT_BAS))
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_ci/*
43862306a36Sopenharmony_ci** SCC Z8530
43962306a36Sopenharmony_ci */
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci#define SCC_BAS (0xffff8c81)
44262306a36Sopenharmony_cistruct SCC
44362306a36Sopenharmony_ci {
44462306a36Sopenharmony_ci  u_char cha_a_ctrl;
44562306a36Sopenharmony_ci  u_char char_dummy1;
44662306a36Sopenharmony_ci  u_char cha_a_data;
44762306a36Sopenharmony_ci  u_char char_dummy2;
44862306a36Sopenharmony_ci  u_char cha_b_ctrl;
44962306a36Sopenharmony_ci  u_char char_dummy3;
45062306a36Sopenharmony_ci  u_char cha_b_data;
45162306a36Sopenharmony_ci };
45262306a36Sopenharmony_ci# define atari_scc ((*(volatile struct SCC*)SCC_BAS))
45362306a36Sopenharmony_ci
45462306a36Sopenharmony_ci/* The ESCC (Z85230) in an Atari ST. The channels are reversed! */
45562306a36Sopenharmony_ci# define st_escc ((*(volatile struct SCC*)0xfffffa31))
45662306a36Sopenharmony_ci# define st_escc_dsr ((*(volatile char *)0xfffffa39))
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_ci/* TT SCC DMA Controller (same chip as SCSI DMA) */
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_ci#define	TT_SCC_DMA_BAS	(0xffff8c00)
46162306a36Sopenharmony_ci#define	tt_scc_dma	((*(volatile struct TT_DMA *)TT_SCC_DMA_BAS))
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_ci/*
46462306a36Sopenharmony_ci** VIDEL Palette Register
46562306a36Sopenharmony_ci */
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_ci#define FPL_BAS (0xffff9800)
46862306a36Sopenharmony_cistruct VIDEL_PALETTE
46962306a36Sopenharmony_ci {
47062306a36Sopenharmony_ci  u_long reg[256];
47162306a36Sopenharmony_ci };
47262306a36Sopenharmony_ci# define videl_palette ((*(volatile struct VIDEL_PALETTE*)FPL_BAS))
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_ci/*
47662306a36Sopenharmony_ci** Falcon DSP Host Interface
47762306a36Sopenharmony_ci */
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_ci#define DSP56K_HOST_INTERFACE_BASE (0xffffa200)
48062306a36Sopenharmony_cistruct DSP56K_HOST_INTERFACE {
48162306a36Sopenharmony_ci  u_char icr;
48262306a36Sopenharmony_ci#define DSP56K_ICR_RREQ	0x01
48362306a36Sopenharmony_ci#define DSP56K_ICR_TREQ	0x02
48462306a36Sopenharmony_ci#define DSP56K_ICR_HF0	0x08
48562306a36Sopenharmony_ci#define DSP56K_ICR_HF1	0x10
48662306a36Sopenharmony_ci#define DSP56K_ICR_HM0	0x20
48762306a36Sopenharmony_ci#define DSP56K_ICR_HM1	0x40
48862306a36Sopenharmony_ci#define DSP56K_ICR_INIT	0x80
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_ci  u_char cvr;
49162306a36Sopenharmony_ci#define DSP56K_CVR_HV_MASK 0x1f
49262306a36Sopenharmony_ci#define DSP56K_CVR_HC	0x80
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_ci  u_char isr;
49562306a36Sopenharmony_ci#define DSP56K_ISR_RXDF	0x01
49662306a36Sopenharmony_ci#define DSP56K_ISR_TXDE	0x02
49762306a36Sopenharmony_ci#define DSP56K_ISR_TRDY	0x04
49862306a36Sopenharmony_ci#define DSP56K_ISR_HF2	0x08
49962306a36Sopenharmony_ci#define DSP56K_ISR_HF3	0x10
50062306a36Sopenharmony_ci#define DSP56K_ISR_DMA	0x40
50162306a36Sopenharmony_ci#define DSP56K_ISR_HREQ	0x80
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_ci  u_char ivr;
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_ci  union {
50662306a36Sopenharmony_ci    u_char b[4];
50762306a36Sopenharmony_ci    u_short w[2];
50862306a36Sopenharmony_ci    u_long l;
50962306a36Sopenharmony_ci  } data;
51062306a36Sopenharmony_ci};
51162306a36Sopenharmony_ci#define dsp56k_host_interface ((*(volatile struct DSP56K_HOST_INTERFACE *)DSP56K_HOST_INTERFACE_BASE))
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_ci/*
51462306a36Sopenharmony_ci** MFP 68901
51562306a36Sopenharmony_ci */
51662306a36Sopenharmony_ci
51762306a36Sopenharmony_ci#define MFP_BAS (0xfffffa01)
51862306a36Sopenharmony_cistruct MFP
51962306a36Sopenharmony_ci {
52062306a36Sopenharmony_ci  u_char par_dt_reg;
52162306a36Sopenharmony_ci  u_char char_dummy1;
52262306a36Sopenharmony_ci  u_char active_edge;
52362306a36Sopenharmony_ci  u_char char_dummy2;
52462306a36Sopenharmony_ci  u_char data_dir;
52562306a36Sopenharmony_ci  u_char char_dummy3;
52662306a36Sopenharmony_ci  u_char int_en_a;
52762306a36Sopenharmony_ci  u_char char_dummy4;
52862306a36Sopenharmony_ci  u_char int_en_b;
52962306a36Sopenharmony_ci  u_char char_dummy5;
53062306a36Sopenharmony_ci  u_char int_pn_a;
53162306a36Sopenharmony_ci  u_char char_dummy6;
53262306a36Sopenharmony_ci  u_char int_pn_b;
53362306a36Sopenharmony_ci  u_char char_dummy7;
53462306a36Sopenharmony_ci  u_char int_sv_a;
53562306a36Sopenharmony_ci  u_char char_dummy8;
53662306a36Sopenharmony_ci  u_char int_sv_b;
53762306a36Sopenharmony_ci  u_char char_dummy9;
53862306a36Sopenharmony_ci  u_char int_mk_a;
53962306a36Sopenharmony_ci  u_char char_dummy10;
54062306a36Sopenharmony_ci  u_char int_mk_b;
54162306a36Sopenharmony_ci  u_char char_dummy11;
54262306a36Sopenharmony_ci  u_char vec_adr;
54362306a36Sopenharmony_ci  u_char char_dummy12;
54462306a36Sopenharmony_ci  u_char tim_ct_a;
54562306a36Sopenharmony_ci  u_char char_dummy13;
54662306a36Sopenharmony_ci  u_char tim_ct_b;
54762306a36Sopenharmony_ci  u_char char_dummy14;
54862306a36Sopenharmony_ci  u_char tim_ct_cd;
54962306a36Sopenharmony_ci  u_char char_dummy15;
55062306a36Sopenharmony_ci  u_char tim_dt_a;
55162306a36Sopenharmony_ci  u_char char_dummy16;
55262306a36Sopenharmony_ci  u_char tim_dt_b;
55362306a36Sopenharmony_ci  u_char char_dummy17;
55462306a36Sopenharmony_ci  u_char tim_dt_c;
55562306a36Sopenharmony_ci  u_char char_dummy18;
55662306a36Sopenharmony_ci  u_char tim_dt_d;
55762306a36Sopenharmony_ci  u_char char_dummy19;
55862306a36Sopenharmony_ci  u_char sync_char;
55962306a36Sopenharmony_ci  u_char char_dummy20;
56062306a36Sopenharmony_ci  u_char usart_ctr;
56162306a36Sopenharmony_ci  u_char char_dummy21;
56262306a36Sopenharmony_ci  u_char rcv_stat;
56362306a36Sopenharmony_ci  u_char char_dummy22;
56462306a36Sopenharmony_ci  u_char trn_stat;
56562306a36Sopenharmony_ci  u_char char_dummy23;
56662306a36Sopenharmony_ci  u_char usart_dta;
56762306a36Sopenharmony_ci };
56862306a36Sopenharmony_ci# define st_mfp ((*(volatile struct MFP*)MFP_BAS))
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_ci/* TT's second MFP */
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_ci#define	TT_MFP_BAS	(0xfffffa81)
57362306a36Sopenharmony_ci# define tt_mfp ((*(volatile struct MFP*)TT_MFP_BAS))
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci
57662306a36Sopenharmony_ci/* TT System Control Unit */
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_ci#define	TT_SCU_BAS	(0xffff8e01)
57962306a36Sopenharmony_cistruct TT_SCU {
58062306a36Sopenharmony_ci	u_char	sys_mask;
58162306a36Sopenharmony_ci	u_char	char_dummy1;
58262306a36Sopenharmony_ci	u_char	sys_stat;
58362306a36Sopenharmony_ci	u_char	char_dummy2;
58462306a36Sopenharmony_ci	u_char	softint;
58562306a36Sopenharmony_ci	u_char	char_dummy3;
58662306a36Sopenharmony_ci	u_char	vmeint;
58762306a36Sopenharmony_ci	u_char	char_dummy4;
58862306a36Sopenharmony_ci	u_char	gp_reg1;
58962306a36Sopenharmony_ci	u_char	char_dummy5;
59062306a36Sopenharmony_ci	u_char	gp_reg2;
59162306a36Sopenharmony_ci	u_char	char_dummy6;
59262306a36Sopenharmony_ci	u_char	vme_mask;
59362306a36Sopenharmony_ci	u_char	char_dummy7;
59462306a36Sopenharmony_ci	u_char	vme_stat;
59562306a36Sopenharmony_ci};
59662306a36Sopenharmony_ci#define	tt_scu	((*(volatile struct TT_SCU *)TT_SCU_BAS))
59762306a36Sopenharmony_ci
59862306a36Sopenharmony_ci/* TT real time clock */
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_ci#define	TT_RTC_BAS	(0xffff8961)
60162306a36Sopenharmony_cistruct TT_RTC {
60262306a36Sopenharmony_ci	u_char	regsel;
60362306a36Sopenharmony_ci	u_char	dummy;
60462306a36Sopenharmony_ci	u_char	data;
60562306a36Sopenharmony_ci};
60662306a36Sopenharmony_ci#define	tt_rtc	((*(volatile struct TT_RTC *)TT_RTC_BAS))
60762306a36Sopenharmony_ci
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_ci/*
61062306a36Sopenharmony_ci** ACIA 6850
61162306a36Sopenharmony_ci */
61262306a36Sopenharmony_ci/* constants for the ACIA registers */
61362306a36Sopenharmony_ci
61462306a36Sopenharmony_ci/* baudrate selection and reset (Baudrate = clock/factor) */
61562306a36Sopenharmony_ci#define ACIA_DIV1  0
61662306a36Sopenharmony_ci#define ACIA_DIV16 1
61762306a36Sopenharmony_ci#define ACIA_DIV64 2
61862306a36Sopenharmony_ci#define ACIA_RESET 3
61962306a36Sopenharmony_ci
62062306a36Sopenharmony_ci/* character format */
62162306a36Sopenharmony_ci#define ACIA_D7E2S (0<<2)	/* 7 data, even parity, 2 stop */
62262306a36Sopenharmony_ci#define ACIA_D7O2S (1<<2)	/* 7 data, odd parity, 2 stop */
62362306a36Sopenharmony_ci#define ACIA_D7E1S (2<<2)	/* 7 data, even parity, 1 stop */
62462306a36Sopenharmony_ci#define ACIA_D7O1S (3<<2)	/* 7 data, odd parity, 1 stop */
62562306a36Sopenharmony_ci#define ACIA_D8N2S (4<<2)	/* 8 data, no parity, 2 stop */
62662306a36Sopenharmony_ci#define ACIA_D8N1S (5<<2)	/* 8 data, no parity, 1 stop */
62762306a36Sopenharmony_ci#define ACIA_D8E1S (6<<2)	/* 8 data, even parity, 1 stop */
62862306a36Sopenharmony_ci#define ACIA_D8O1S (7<<2)	/* 8 data, odd parity, 1 stop */
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_ci/* transmit control */
63162306a36Sopenharmony_ci#define ACIA_RLTID (0<<5)	/* RTS low, TxINT disabled */
63262306a36Sopenharmony_ci#define ACIA_RLTIE (1<<5)	/* RTS low, TxINT enabled */
63362306a36Sopenharmony_ci#define ACIA_RHTID (2<<5)	/* RTS high, TxINT disabled */
63462306a36Sopenharmony_ci#define ACIA_RLTIDSB (3<<5)	/* RTS low, TxINT disabled, send break */
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_ci/* receive control */
63762306a36Sopenharmony_ci#define ACIA_RID (0<<7)		/* RxINT disabled */
63862306a36Sopenharmony_ci#define ACIA_RIE (1<<7)		/* RxINT enabled */
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_ci/* status fields of the ACIA */
64162306a36Sopenharmony_ci#define ACIA_RDRF 1		/* Receive Data Register Full */
64262306a36Sopenharmony_ci#define ACIA_TDRE (1<<1)	/* Transmit Data Register Empty */
64362306a36Sopenharmony_ci#define ACIA_DCD  (1<<2)	/* Data Carrier Detect */
64462306a36Sopenharmony_ci#define ACIA_CTS  (1<<3)	/* Clear To Send */
64562306a36Sopenharmony_ci#define ACIA_FE   (1<<4)	/* Framing Error */
64662306a36Sopenharmony_ci#define ACIA_OVRN (1<<5)	/* Receiver Overrun */
64762306a36Sopenharmony_ci#define ACIA_PE   (1<<6)	/* Parity Error */
64862306a36Sopenharmony_ci#define ACIA_IRQ  (1<<7)	/* Interrupt Request */
64962306a36Sopenharmony_ci
65062306a36Sopenharmony_ci#define ACIA_BAS (0xfffffc00)
65162306a36Sopenharmony_cistruct ACIA
65262306a36Sopenharmony_ci {
65362306a36Sopenharmony_ci  u_char key_ctrl;
65462306a36Sopenharmony_ci  u_char char_dummy1;
65562306a36Sopenharmony_ci  u_char key_data;
65662306a36Sopenharmony_ci  u_char char_dummy2;
65762306a36Sopenharmony_ci  u_char mid_ctrl;
65862306a36Sopenharmony_ci  u_char char_dummy3;
65962306a36Sopenharmony_ci  u_char mid_data;
66062306a36Sopenharmony_ci };
66162306a36Sopenharmony_ci# define acia ((*(volatile struct ACIA*)ACIA_BAS))
66262306a36Sopenharmony_ci
66362306a36Sopenharmony_ci#define	TT_DMASND_BAS (0xffff8900)
66462306a36Sopenharmony_cistruct TT_DMASND {
66562306a36Sopenharmony_ci	u_char	int_ctrl;	/* Falcon: Interrupt control */
66662306a36Sopenharmony_ci	u_char	ctrl;
66762306a36Sopenharmony_ci	u_char	pad2;
66862306a36Sopenharmony_ci	u_char	bas_hi;
66962306a36Sopenharmony_ci	u_char	pad3;
67062306a36Sopenharmony_ci	u_char	bas_mid;
67162306a36Sopenharmony_ci	u_char	pad4;
67262306a36Sopenharmony_ci	u_char	bas_low;
67362306a36Sopenharmony_ci	u_char	pad5;
67462306a36Sopenharmony_ci	u_char	addr_hi;
67562306a36Sopenharmony_ci	u_char	pad6;
67662306a36Sopenharmony_ci	u_char	addr_mid;
67762306a36Sopenharmony_ci	u_char	pad7;
67862306a36Sopenharmony_ci	u_char	addr_low;
67962306a36Sopenharmony_ci	u_char	pad8;
68062306a36Sopenharmony_ci	u_char	end_hi;
68162306a36Sopenharmony_ci	u_char	pad9;
68262306a36Sopenharmony_ci	u_char	end_mid;
68362306a36Sopenharmony_ci	u_char	pad10;
68462306a36Sopenharmony_ci	u_char	end_low;
68562306a36Sopenharmony_ci	u_char	pad11[12];
68662306a36Sopenharmony_ci	u_char	track_select;	/* Falcon */
68762306a36Sopenharmony_ci	u_char	mode;
68862306a36Sopenharmony_ci	u_char	pad12[14];
68962306a36Sopenharmony_ci	/* Falcon only: */
69062306a36Sopenharmony_ci	u_short	cbar_src;
69162306a36Sopenharmony_ci	u_short cbar_dst;
69262306a36Sopenharmony_ci	u_char	ext_div;
69362306a36Sopenharmony_ci	u_char	int_div;
69462306a36Sopenharmony_ci	u_char	rec_track_select;
69562306a36Sopenharmony_ci	u_char	dac_src;
69662306a36Sopenharmony_ci	u_char	adc_src;
69762306a36Sopenharmony_ci	u_char	input_gain;
69862306a36Sopenharmony_ci	u_short	output_atten;
69962306a36Sopenharmony_ci};
70062306a36Sopenharmony_ci# define tt_dmasnd ((*(volatile struct TT_DMASND *)TT_DMASND_BAS))
70162306a36Sopenharmony_ci
70262306a36Sopenharmony_ci#define DMASND_MFP_INT_REPLAY     0x01
70362306a36Sopenharmony_ci#define DMASND_MFP_INT_RECORD     0x02
70462306a36Sopenharmony_ci#define DMASND_TIMERA_INT_REPLAY  0x04
70562306a36Sopenharmony_ci#define DMASND_TIMERA_INT_RECORD  0x08
70662306a36Sopenharmony_ci
70762306a36Sopenharmony_ci#define	DMASND_CTRL_OFF		  0x00
70862306a36Sopenharmony_ci#define	DMASND_CTRL_ON		  0x01
70962306a36Sopenharmony_ci#define	DMASND_CTRL_REPEAT	  0x02
71062306a36Sopenharmony_ci#define DMASND_CTRL_RECORD_ON     0x10
71162306a36Sopenharmony_ci#define DMASND_CTRL_RECORD_OFF    0x00
71262306a36Sopenharmony_ci#define DMASND_CTRL_RECORD_REPEAT 0x20
71362306a36Sopenharmony_ci#define DMASND_CTRL_SELECT_REPLAY 0x00
71462306a36Sopenharmony_ci#define DMASND_CTRL_SELECT_RECORD 0x80
71562306a36Sopenharmony_ci#define	DMASND_MODE_MONO	  0x80
71662306a36Sopenharmony_ci#define	DMASND_MODE_STEREO	  0x00
71762306a36Sopenharmony_ci#define DMASND_MODE_8BIT	  0x00
71862306a36Sopenharmony_ci#define DMASND_MODE_16BIT	  0x40	/* Falcon only */
71962306a36Sopenharmony_ci#define	DMASND_MODE_6KHZ	  0x00	/* Falcon: mute */
72062306a36Sopenharmony_ci#define	DMASND_MODE_12KHZ	  0x01
72162306a36Sopenharmony_ci#define	DMASND_MODE_25KHZ	  0x02
72262306a36Sopenharmony_ci#define	DMASND_MODE_50KHZ	  0x03
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_ci
72562306a36Sopenharmony_ci#define DMASNDSetBase(bufstart)						\
72662306a36Sopenharmony_ci    do {								\
72762306a36Sopenharmony_ci	tt_dmasnd.bas_hi  = (unsigned char)(((bufstart) & 0xff0000) >> 16); \
72862306a36Sopenharmony_ci	tt_dmasnd.bas_mid = (unsigned char)(((bufstart) & 0x00ff00) >> 8); \
72962306a36Sopenharmony_ci	tt_dmasnd.bas_low = (unsigned char) ((bufstart) & 0x0000ff); \
73062306a36Sopenharmony_ci    } while( 0 )
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci#define DMASNDGetAdr() ((tt_dmasnd.addr_hi << 16) +	\
73362306a36Sopenharmony_ci			(tt_dmasnd.addr_mid << 8) +	\
73462306a36Sopenharmony_ci			(tt_dmasnd.addr_low))
73562306a36Sopenharmony_ci
73662306a36Sopenharmony_ci#define DMASNDSetEnd(bufend)				\
73762306a36Sopenharmony_ci    do {						\
73862306a36Sopenharmony_ci	tt_dmasnd.end_hi  = (unsigned char)(((bufend) & 0xff0000) >> 16); \
73962306a36Sopenharmony_ci	tt_dmasnd.end_mid = (unsigned char)(((bufend) & 0x00ff00) >> 8); \
74062306a36Sopenharmony_ci	tt_dmasnd.end_low = (unsigned char) ((bufend) & 0x0000ff); \
74162306a36Sopenharmony_ci    } while( 0 )
74262306a36Sopenharmony_ci
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_ci#define	TT_MICROWIRE_BAS	(0xffff8922)
74562306a36Sopenharmony_cistruct TT_MICROWIRE {
74662306a36Sopenharmony_ci	u_short	data;
74762306a36Sopenharmony_ci	u_short	mask;
74862306a36Sopenharmony_ci};
74962306a36Sopenharmony_ci# define tt_microwire ((*(volatile struct TT_MICROWIRE *)TT_MICROWIRE_BAS))
75062306a36Sopenharmony_ci
75162306a36Sopenharmony_ci#define	MW_LM1992_ADDR		0x0400
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_ci#define	MW_LM1992_VOLUME(dB)	\
75462306a36Sopenharmony_ci    (0x0c0 | ((dB) < -80 ? 0 : (dB) > 0 ? 40 : (((dB) + 80) / 2)))
75562306a36Sopenharmony_ci#define	MW_LM1992_BALLEFT(dB)	\
75662306a36Sopenharmony_ci    (0x140 | ((dB) < -40 ? 0 : (dB) > 0 ? 20 : (((dB) + 40) / 2)))
75762306a36Sopenharmony_ci#define	MW_LM1992_BALRIGHT(dB)	\
75862306a36Sopenharmony_ci    (0x100 | ((dB) < -40 ? 0 : (dB) > 0 ? 20 : (((dB) + 40) / 2)))
75962306a36Sopenharmony_ci#define	MW_LM1992_TREBLE(dB)	\
76062306a36Sopenharmony_ci    (0x080 | ((dB) < -12 ? 0 : (dB) > 12 ? 12 : (((dB) / 2) + 6)))
76162306a36Sopenharmony_ci#define	MW_LM1992_BASS(dB)	\
76262306a36Sopenharmony_ci    (0x040 | ((dB) < -12 ? 0 : (dB) > 12 ? 12 : (((dB) / 2) + 6)))
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_ci#define	MW_LM1992_PSG_LOW	0x000
76562306a36Sopenharmony_ci#define	MW_LM1992_PSG_HIGH	0x001
76662306a36Sopenharmony_ci#define	MW_LM1992_PSG_OFF	0x002
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_ci#define MSTE_RTC_BAS	(0xfffffc21)
76962306a36Sopenharmony_ci
77062306a36Sopenharmony_cistruct MSTE_RTC {
77162306a36Sopenharmony_ci	u_char sec_ones;
77262306a36Sopenharmony_ci	u_char dummy1;
77362306a36Sopenharmony_ci	u_char sec_tens;
77462306a36Sopenharmony_ci	u_char dummy2;
77562306a36Sopenharmony_ci	u_char min_ones;
77662306a36Sopenharmony_ci	u_char dummy3;
77762306a36Sopenharmony_ci	u_char min_tens;
77862306a36Sopenharmony_ci	u_char dummy4;
77962306a36Sopenharmony_ci	u_char hr_ones;
78062306a36Sopenharmony_ci	u_char dummy5;
78162306a36Sopenharmony_ci	u_char hr_tens;
78262306a36Sopenharmony_ci	u_char dummy6;
78362306a36Sopenharmony_ci	u_char weekday;
78462306a36Sopenharmony_ci	u_char dummy7;
78562306a36Sopenharmony_ci	u_char day_ones;
78662306a36Sopenharmony_ci	u_char dummy8;
78762306a36Sopenharmony_ci	u_char day_tens;
78862306a36Sopenharmony_ci	u_char dummy9;
78962306a36Sopenharmony_ci	u_char mon_ones;
79062306a36Sopenharmony_ci	u_char dummy10;
79162306a36Sopenharmony_ci	u_char mon_tens;
79262306a36Sopenharmony_ci	u_char dummy11;
79362306a36Sopenharmony_ci	u_char year_ones;
79462306a36Sopenharmony_ci	u_char dummy12;
79562306a36Sopenharmony_ci	u_char year_tens;
79662306a36Sopenharmony_ci	u_char dummy13;
79762306a36Sopenharmony_ci	u_char mode;
79862306a36Sopenharmony_ci	u_char dummy14;
79962306a36Sopenharmony_ci	u_char test;
80062306a36Sopenharmony_ci	u_char dummy15;
80162306a36Sopenharmony_ci	u_char reset;
80262306a36Sopenharmony_ci};
80362306a36Sopenharmony_ci
80462306a36Sopenharmony_ci#define mste_rtc ((*(volatile struct MSTE_RTC *)MSTE_RTC_BAS))
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_ci/*
80762306a36Sopenharmony_ci** EtherNAT add-on card for Falcon - combined ethernet and USB adapter
80862306a36Sopenharmony_ci*/
80962306a36Sopenharmony_ci
81062306a36Sopenharmony_ci#define ATARI_ETHERNAT_PHYS_ADDR	0x80000000
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_ci#endif /* linux/atarihw.h */
81362306a36Sopenharmony_ci
814